CAT93C86 CATALYST [Catalyst Semiconductor], CAT93C86 Datasheet - Page 6

no-image

CAT93C86

Manufacturer Part Number
CAT93C86
Description
16K-Bit Microwire Serial EEPROM
Manufacturer
CATALYST [Catalyst Semiconductor]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CAT93C86BVI-GT3
Manufacturer:
ON Semiconductor
Quantity:
2 400
Company:
Part Number:
CAT93C86DI-GT3
Quantity:
200
Part Number:
CAT93C86LIG
Manufacturer:
ON
Quantity:
6 589
Part Number:
CAT93C86P
Manufacturer:
CSI
Quantity:
5 510
Part Number:
CAT93C86P
Manufacturer:
PANASONIC
Quantity:
5 510
Part Number:
CAT93C86P
Manufacturer:
CSI
Quantity:
20 000
Part Number:
CAT93C86P
Quantity:
4 000
Part Number:
CAT93C86S-T
Manufacturer:
CAT
Quantity:
1 998
Part Number:
CAT93C86S-TE13
Manufacturer:
CATALYST
Quantity:
1 480
Part Number:
CAT93C86S-TE13
Manufacturer:
CATALYST
Quantity:
20 000
Part Number:
CAT93C86S502-LE10
Manufacturer:
CATALYST
Quantity:
20 000
Part Number:
CAT93C86SI-TE13
Manufacturer:
CATALYST
Quantity:
6 000
Part Number:
CAT93C86SI-TE13
Manufacturer:
CATALYST
Quantity:
20 000
Part Number:
CAT93C86VI
Manufacturer:
CATALYST
Quantity:
1 000
Part Number:
CAT93C86VI
Manufacturer:
CSI
Quantity:
20 000
Upon receiving an ERASE command and address, the
CS (Chip Select) pin must be deasserted for a minimum
of t
clear cycle of the selected memory location. The clocking
of the SK pin is not necessary after the device has
entered the self clocking mode. The ready/busy status of
the CAT93C86 can be determined by selecting the
device and polling the DO pin. Once cleared, the content
of a cleared location returns to a logical “1” state.
The CAT93C86 powers up in the write disable state. Any
writing after power-up or after an EWDS (write disable)
instruction must first be preceded by the EWEN (write
enable) instruction. Once the write instruction is enabled,
it will remain enabled until power to the device is removed,
or the EWDS instruction is sent. The EWDS instruction
can be used to disable all CAT93C86 write and clear
instructions, and will prevent any accidental writing or
clearing of the device. Data can be read normally from
the device regardless of the write enable/disable status.
Doc. No. 1091, Rev. M
DO
SK
CS
DI
CSMIN
. The falling edge of CS will start the self clocking
1
1
1
A N
A N-1
HIGH-Z
6
A 0
Upon receiving an ERAL command, the CS (Chip Select)
pin must be deselected for a minimum of t
falling edge of CS will start the self clocking clear cycle
of all memory locations in the device. The clocking of the
SK pin is not necessary after the device has entered the
self clocking mode. The ready/busy status of the
CAT93C86 can be determined by selecting the device
and polling the DO pin. Once cleared, the contents of all
memory bits return to a logical “1” state.
Upon receiving a WRAL command and data, the CS
(Chip Select) pin must be deselected for a minimum of
t
data write to all memory locations in the device. The
clocking of the SK pin is not necessary after the device
has entered the self clocking mode. The ready/busy
status of the CAT93C86 can be determined by selecting
the device and polling the DO pin. It is not necessary for
all memory locations to be cleared before the WRAL
command is executed.
CSMIN
. The falling edge of CS will start the self clocking
t SV
t EW
STATUS VERIFY
t CS
BUSY
READY
STANDBY
t HZ
HIGH-Z
CSMIN
. The

Related parts for CAT93C86