EM6AA320-XXMS ETRON [Etron Technology, Inc.], EM6AA320-XXMS Datasheet - Page 5

no-image

EM6AA320-XXMS

Manufacturer Part Number
EM6AA320-XXMS
Description
8M x 32 DDR SDRAM
Manufacturer
ETRON [Etron Technology, Inc.]
Datasheet
BankActivate
BankPrecharge
PrechargeAll
Write
Write and AutoPrecharge
Read
Read and Autoprecharge
Mode Register Set
Extended Mode Register Set
No-Operation
Device Deselect
Burst Stop
AutoRefresh
SelfRefresh Entry
SelfRefresh Exit
Power Down Mode Entry Idle/Active
Power Down Mode Exit
Data Write/Output Enable
Data Mask/Output Disable
Note: The timing reference point for the differential clocking is the cross point of the CK and CK#. For any
applications using the single ended clocking, apply V
Operation Mode
Fully synchronous operations are performed to latch the commands at the positive edges of CK . Table 2
shows the truth table for the operation commands.
Note: 1. V = Valid data, X = Don't Care, L = Low level, H = High level
V
V
V
V
NC
DDQ
SSQ
REF
SS
Command
2. CKE
3. These are states of bank designated by BA0, BA1signals.
4. Read burst stop with BST command for all burst types.
5. Power Down Mode can not enter in the burst operation.
CKE
When this command is asserted in the burst cycle, device state is clock suspend mode.
n-1
n
Supply Ground: Ground for the input buffers and core logic
Supply DQ Power: Provide isolated power to DQs for improved noise immunity.
Supply DQ Ground: Provide isolated ground to DQs for improved noise immunity.
Supply Reference Voltage for Inputs: +0.5 x V
signal is input level when commands are provided.
signal is input level one clock cycle before the commands are provided.
-
No Connect: These pins should be left unconnected.
(Power Down)
(Self Refresh)
Active
Active
Active
Active
Active
Active
Active
Idle
State
Any
Any
Any
Any
Any
Idle
Idle
Idle
Idle
Idle
(3)
(3)
(3)
(3)
(3)
(4)
(5)
Table 2. Truth Table (Note (1), (2) )
CKEn-1 CKEn DM BA1 BA0 A8 A11-A9, A7-0 CS# RAS# CAS# WE#
8Mx32 DDR SDRAM
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
L
L
H
H
H
X
X
X
X
X
X
X
X
X
X
X
X
L
L
X
X
REF
5
X
X
X
V
V
X
X
X
X
X
X
X
X
X
X
X
X
H
L
to CK# pin.
V
V
X
V
V
V
V
X
X
X
X
X
X
X
X
X
X
L
L
DDQ
V
V
X
V
V
V
V
H
X
X
X
X
X
X
X
X
X
X
L
H
H
H
X
X
X
X
X
X
X
X
X
X
L
L
L
Row Address
EM6AA320-XXMS
.
OP code
A0~A7, A9
Address
Column
X
X
X
X
X
X
X
X
X
X
X
X
Rev 0.7
H
H
H
H
X
X
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
H
H
H
H
H
H
H
H
H
L
L
L
L
L
X
L
L
X
X
X
X
X
May. 2006
H
H
H
H
H
H
H
H
X
X
X
X
X
X
L
L
L
L
L
L
L
L
H
H
H
H
X
H
H
X
H
X
H
X
H
X
X
L
L
L
L
L
L
L

Related parts for EM6AA320-XXMS