MAX1272CUA+ Maxim Integrated, MAX1272CUA+ Datasheet - Page 8

no-image

MAX1272CUA+

Manufacturer Part Number
MAX1272CUA+
Description
Analog to Digital Converters - ADC FAULT-PROTECTED 12-BIT ADC
Manufacturer
Maxim Integrated
Datasheet

Specifications of MAX1272CUA+

Rohs
yes
Number Of Channels
1
Architecture
SAR
Conversion Rate
87 KSPs
Resolution
12 bit
Input Type
Single-Ended
Snr
Yes
Interface Type
QSPI, Serial (SPI, Microwire)
Operating Supply Voltage
4.75 V to 5.25 V
Maximum Operating Temperature
+ 70 C
Package / Case
uMAX
Maximum Power Dissipation
727 mW
Minimum Operating Temperature
0 C
Number Of Converters
1
Voltage Reference
Internal, External
Fault-Protected, 12-Bit ADCs
with Software-Selectable Input Range
The MAX1272/MAX1273 multirange ADCs use succes-
sive approximation and internal track/hold (T/H) circuitry
8
Figure 1. Output Load Circuit for Timing Characteristics
_______________________________________________________________________________________
PIN
1
2
3
4
5
6
7
8
DOUT
DOUT
NAME
DOUT
SCLK
GND
f
SCLK
V
REF
DIN
AIN
A) TEST CIRCUIT FOR V
CS
B) TEST CIRCUIT FOR V
DD
1kΩ
1kΩ
= 1.4MHz, C
5V
Detailed Description
Serial Clock Input. Clocks data in and out of serial interface. SCLK sets the conversion speed.
Serial Data Input. Data clocks in on the rising edge of SCLK.
5V Supply. Bypass with a 0.1μF capacitor to GND.
Ground
Analog Input
Reference Buffer Output/Reference Input. Bypass REF with a 1μF capacitor to GND. In internal
reference mode, the reference buffer provides a 4.096V nominal output. For external reference mode,
disable the internal reference buffer through the serial interface and apply an external reference to REF.
Active-Low Chip-Select Input. Drive CS low to clock data into the MAX1272/MAX1273. See the Input
Data Format section.
Serial Data Output. Data clocks out on the falling edge of SCLK. DOUT is high impedance when CS is
high.
LOAD
= 50pF
Converter Operation
OH
OL
C
C
LOAD
LOAD
to convert an analog signal to a 12-bit digital output.
Figure 2 shows a block diagram of the MAX1272/
MAX1273.
The T/H tracking/acquisition mode begins on the falling
edge of the fourth clock cycle in the 8-bit input control
word and enters hold/conversion mode on the falling
edge of the eighth clock cycle.
The MAX1272/MAX1273 input architecture includes a
resistor-divider and a T/H system (Figure 3). When
operating in bipolar or unipolar mode, the resistor-
divider network formed by R1, R2, and R3 scales the
signal applied at the input channel. Use a low source
impedance (<4Ω) to minimize gain error.
The ADC’s small-signal input bandwidth depends on
the selected input range and varies from 1.25MHz to
5MHz (see the Electrical Characteristics ). The maxi-
mum sampling rate for the MAX1272/MAX1273 is
87ksps (16 clocks per conversion). Use undersampling
techniques to digitize high-speed transient events and
measure periodic signals with bandwidths exceeding
the ADC’s sampling rate.
Use anti-alias filtering to avoid the aliasing of high-fre-
quency signals into the frequency band of interest. An
anti-aliasing filter must limit the input bandwidth to no
more than one half of the sampling frequency.
FUNCTION
Analog-Input Track/Hold
Pin Description
Input Bandwidth

Related parts for MAX1272CUA+