ISPLSI2064VE-200LTN100 Lattice, ISPLSI2064VE-200LTN100 Datasheet - Page 9

no-image

ISPLSI2064VE-200LTN100

Manufacturer Part Number
ISPLSI2064VE-200LTN100
Description
CPLD - Complex Programmable Logic Devices
Manufacturer
Lattice
Datasheet

Specifications of ISPLSI2064VE-200LTN100

Memory Type
EEPROM
Number Of Macrocells
4
Maximum Operating Frequency
200 MHz
Delay Time
4.5 ns
Number Of Programmable I/os
28
Operating Supply Voltage
4.75 V to 5.25 V
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Package / Case
TQFP-100
Mounting Style
SMD/SMT
Supply Current
90 mA
Supply Voltage - Max
3.6 V
Supply Voltage - Min
3 V

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISPLSI2064VE-200LTN100
Manufacturer:
ZARLINK
Quantity:
23
Note: Calculations are based on timing specifications for the ispLSI 2064VE-280L.
Derivations of
ispLSI 2064VE Timing Model
GOE 0,1
Ded. In
Y0,1,2
I/O Pin
Reset
(Input)
t
t
t
su
h
co
2.1ns
2.3ns
6.3ns
I/O Delay
=
=
=
=
=
=
=
=
=
=
=
=
#21
#20
t
su,
I/O Cell
Logic + Reg su - Clock (min)
(
(#20 + #22 + #26) + (#29) - (#20 + #22 + #35)
(0.4 + 0.4 + 2.3) + (0.6) - (0.4 + 0.4 + 0.8)
Clock (max) + Reg h - Logic
(
(#20 + #22 + #35) + (#30) - (#20 + #22 + #26)
(0.4 + 0.4 + 2.9) + (1.7) - (0.4 + 0.4 + 2.3)
Clock (max) + Reg co + Output
(
(#20 + #22 + #35) + (#31) + (#36 + #38)
(0.4 + 0.4 + 2.9) + (0.2) + (1.2 + 1.2)
t
t
t
io +
io +
io +
t
h and
t
t
t
grp +
grp +
grp +
t
t
t
co from the Product Term Clock
t
20ptxor) + (
ptck(max)) + (
ptck(max)) + (
#45
#43, 44
#42
GRP
GRP
#22
t
gsu) - (
t
t
gh) - (
gco) + (
t
io +
t
io +
Reg 4 PT Bypass
t
orp +
#33, 34,
XOR Delays
Control
PTs
t
#25, 26, 27
Feedback
grp +
t
20 PT
35
grp +
#24
Comb 4 PT Bypass #23
9
t
ob)
t
OE
RE
CK
ptck(min))
t
Specifications ispLSI 2064VE
20ptxor)
GLB
GLB Reg Bypass
D
Table 2-0042/2064VE
RST
GLB Reg
Delay
#28
#29, 30,
31, 32
Q
ORP Bypass
Delay
ORP
ORP
#36
#37
#40, 41
0491/2064
#38,
39
I/O Cell
(Output)
I/O Pin

Related parts for ISPLSI2064VE-200LTN100