25LC160B-I/SN Microchip Technology, 25LC160B-I/SN Datasheet - Page 11

no-image

25LC160B-I/SN

Manufacturer Part Number
25LC160B-I/SN
Description
IC EEPROM 16KBIT 10MHZ 8SOIC
Manufacturer
Microchip Technology
Datasheets

Specifications of 25LC160B-I/SN

Memory Size
16K (2K x 8)
Package / Case
8-SOIC (3.9mm Width)
Operating Temperature
-40°C ~ 85°C
Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Speed
10MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
2.5 V ~ 5.5 V
Organization
2 K x 8
Interface Type
SPI
Maximum Clock Frequency
5 MHz
Access Time
100 ns
Supply Voltage (max)
5.5 V
Supply Voltage (min)
2.5 V
Maximum Operating Current
6 mA
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Operating Supply Voltage
2.5 V, 5.5 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
2.6
The Write Status Register instruction (WRSR) allows the
user to write to the nonvolatile bits in the STATUS reg-
ister as shown in Table 2-2. The user is able to select
one of four levels of protection for the array by writing
to the appropriate bits in the STATUS register. The
array is divided up into four segments. The user has the
ability to write-protect none, one, two or all four of the
segments of the array. The partitioning is controlled as
shown in Table 2-3.
The Write-Protect Enable (WPEN) bit is a nonvolatile
bit that is available as an enable bit for the WP pin. The
Write-Protect (WP) pin and the Write-Protect Enable
(WPEN) bit in the STATUS register control the
programmable hardware write-protect feature. Hard-
ware write protection is enabled when WP pin is low
and the WPEN bit is high. Hardware write protection is
disabled when either the WP pin is high or the WPEN
bit is low. When the chip is hardware write-protected,
only writes to nonvolatile bits in the STATUS register
are disabled. See Table 2-1 for a matrix of functionality
on the WPEN bit.
FIGURE 2-7:
© 2007 Microchip Technology Inc.
SCK
CS
SO
SI
Write Status Register Instruction
(WRSR)
0
0
WRITE STATUS REGISTER TIMING SEQUENCE (WRSR)
0
1
0
Instruction
2
0
3
0
4
0
5
High-Impedance
0
6
1
7
See Figure 2-7 for the WRSR timing sequence.
TABLE 2-3:
7
8
BP1
0
0
1
1
6
9
Data to STATUS Register
10
5
11
4
ARRAY PROTECTION
BP0
0
1
0
1
25XX160A/B
12
3
13
2
Array Addresses
Write-Protected
(0600h-07FFh)
(0400h-07FFh)
(0000h-07FFh)
upper 1/4
14
upper 1/2
1
DS21807D-page 11
none
all
15
0

Related parts for 25LC160B-I/SN