93LC56C-I/SN Microchip Technology, 93LC56C-I/SN Datasheet - Page 10

no-image

93LC56C-I/SN

Manufacturer Part Number
93LC56C-I/SN
Description
IC EEPROM 2KBIT 3MHZ 8SOIC
Manufacturer
Microchip Technology
Datasheets

Specifications of 93LC56C-I/SN

Memory Size
2K (256 x 8 or 128 x 16)
Package / Case
8-SOIC (3.9mm Width)
Operating Temperature
-40°C ~ 85°C
Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Speed
2MHz, 3MHz
Interface
Microwire, 3-Wire Serial
Voltage - Supply
2.5 V ~ 5.5 V
Organization
128 K x 16 or 256 x 8
Interface Type
2-Wire
Maximum Clock Frequency
2 MHz
Access Time
6 ms
Supply Voltage (max)
5.5 V
Supply Voltage (min)
2.5 V
Maximum Operating Current
0.5 mA
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Operating Supply Voltage
2.5 V, 5.5 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
93LC56C-I/SNG
93LC56C-I/SNG
93LC56C-I/SNR
93LC56C-I/SNR

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
93LC56C-I/SN
Manufacturer:
MICROCHIP
Quantity:
12 000
Part Number:
93LC56C-I/SN
Manufacturer:
Microchi11
Quantity:
88
93AA56A/B/C, 93LC56A/B/C, 93C56A/B/C
2.9
The Write All (WRAL) instruction will write the entire
memory array with the data specified in the command.
For 93AA56A/B/C and 93LC56A/B/C devices, after the
last data bit is clocked into DI, the falling edge of CS
initiates the self-timed auto-erase and programming
cycle. For 93C56A/B/C devices, the self-timed auto-
erase and programming cycle is initiated by the rising
edge of CLK on the last data bit. Clocking of the CLK
pin is not necessary after the device has entered the
WRAL cycle. The WRAL command does include an
FIGURE 2-10:
FIGURE 2-11:
DS21794B-page 10
CLK
CLK
DO
V
DO
CS
CS
DI
DI
CC
must be
WRITE ALL (WRAL)
4.5V for proper operation of WRAL.
1
1
HIGH-Z
HIGH-Z
WRAL TIMING FOR 93AA AND 93LC DEVICES
WRAL TIMING FOR 93C DEVICES
0
0
0
0
0
0
1
1
X
X
•••
•••
X
X
automatic ERAL cycle for the device. Therefore, the
WRAL instruction does not require an ERAL instruction
but the chip must be in the EWEN status.
The DO pin indicates the READY/BUSY status of the
device if CS is brought high after a minimum of 250 ns
low (T
V
Dx
Dx
CC
Note:
must be
CSL
•••
•••
).
Issuing a START bit and then taking CS low
will clear the READY/BUSY status from
DO.
D0
D0
4.5V for proper operation of WRAL.
T
T
CSL
CSL
T
WL
T
WL
BUSY
BUSY
 2003 Microchip Technology Inc.
T
T
SV
SV
READY
READY
HIGH-Z
HIGH-Z
T
T
CZ
CZ

Related parts for 93LC56C-I/SN