93LC46-I/P Microchip Technology, 93LC46-I/P Datasheet - Page 7

no-image

93LC46-I/P

Manufacturer Part Number
93LC46-I/P
Description
IC EEPROM 1KBIT 1MHZ 8DIP
Manufacturer
Microchip Technology
Datasheet

Specifications of 93LC46-I/P

Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Memory Size
1K (128 x 8 or 64 x 16)
Speed
1MHz
Interface
Microwire, 3-Wire Serial
Voltage - Supply
2.5 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-DIP (0.300", 7.62mm)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
93LC46-I/P
Manufacturer:
MICROCHIP
Quantity:
12 000
2.7
The WRITE instruction is followed by 16 bits (or by 8
bits) of data which are written into the specified
address. After the last data bit is put on the DI pin,
CS must be brought low before the next rising edge
of the CLK clock. This falling edge of CS initiates the
self-timed auto-erase and programming cycle.
The DO pin indicates the Ready/Busy status of the
device if CS is brought high after a minimum of 250 ns
low (T
DO at logical “0” indicates that programming is still in
progress. DO at logical “1” indicates that the register at
the specified address has been written with the data
specified and the device is ready for another
instruction.
The write cycle takes 4 ms per word typical.
2.8
The ERAL instruction will erase the entire memory array
to the logical “1” state. The ERAL cycle is identical to
the ERASE cycle except for the different opcode. The
ERAL cycle is completely self-timed and commences
at the falling edge of the CS. Clocking of the CLK pin is
not necessary after the device has entered the self
clocking mode. The ERAL instruction is ensured at 5V
±10%.
FIGURE 2-1:
 2004 Microchip Technology Inc.
CLK
DO
CS
DI
CSL
Write
Erase All (ERAL)
) and before the entire write cycle is complete.
High-Z
1
READ TIMING
1
0
An
•••
A0
0
Dx
•••
The DO pin indicates the Ready/Busy status of the
device if CS is brought high after a minimum of 250 ns
low (T
The ERAL cycle takes (8 ms typical).
2.9
The WRAL instruction will write the entire memory array
with the data specified in the command. The WRAL
cycle is completely self-timed and commences at the
falling edge of the CS. Clocking of the CLK pin is not
necessary after the device has entered the self clock-
ing mode. The WRAL command does include an auto-
matic ERAL cycle for the device. Therefore, the WRAL
instruction does not require an ERAL instruction but the
chip must be in the EWEN status. The WRAL instruction
is ensured at 5V ±10%.
The DO pin indicates the Ready/Busy status of the
device if CS is brought high after a minimum of 250 ns
low (Tcsl).
The WRAL cycle takes 16 ms typical.
D0
CSL
Dx
Write All (WRAL)
) and before the entire write cycle is complete.
•••
93LC46/56/66
D0
Dx
•••
DS21712B-page 7
D0

Related parts for 93LC46-I/P