M25P40-VMN6P NUMONYX, M25P40-VMN6P Datasheet - Page 21

IC FLASH 4MBIT 50MHZ 8SOIC

M25P40-VMN6P

Manufacturer Part Number
M25P40-VMN6P
Description
IC FLASH 4MBIT 50MHZ 8SOIC
Manufacturer
NUMONYX
Series
Forté™r
Datasheets

Specifications of M25P40-VMN6P

Format - Memory
FLASH
Memory Type
FLASH
Memory Size
4M (512K x 8)
Speed
50MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
2.3 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (3.9mm Width)
Memory Configuration
512K X 8
Ic Interface Type
Serial, SPI
Clock Frequency
50MHz
Supply Voltage Range
2.3V To 3.6V
Memory Case Style
SOIC
No. Of Pins
8
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
497-3598
497-3598

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M25P40-VMN6P
Manufacturer:
ST
Quantity:
1 000
Part Number:
M25P40-VMN6P
Manufacturer:
ST
0
Part Number:
M25P40-VMN6P
Manufacturer:
ST
Quantity:
20 000
Part Number:
M25P40-VMN6P(PROG)
Manufacturer:
ST
0
Part Number:
M25P40-VMN6P(VP)
Manufacturer:
ST
0
Part Number:
M25P40-VMN6P8
Manufacturer:
ST
0
Part Number:
M25P40-VMN6PB
Quantity:
11 466
Part Number:
M25P40-VMN6PB
Manufacturer:
ST
Quantity:
102
Part Number:
M25P40-VMN6PB
Manufacturer:
ST
Quantity:
20 000
Part Number:
M25P40-VMN6PBA
Manufacturer:
MICRON
Quantity:
20 000
6.4
6.4.1
6.4.2
6.4.3
Read Status Register (RDSR)
The Read Status Register (RDSR) instruction allows the Status Register to be read. The
Status Register may be read at any time, even while a Program, Erase or Write Status
Register cycle is in progress. When one of these cycles is in progress, it is recommended to
check the Write In Progress (WIP) bit before sending a new instruction to the device. It is
also possible to read the Status Register continuously, as shown in
Table 6.
The status and control bits of the Status Register are as follows:
WIP bit
The Write In Progress (WIP) bit indicates whether the memory is busy with a Write Status
Register, Program or Erase cycle. When set to ‘1’, such a cycle is in progress, when reset to
‘0’ no such cycle is in progress.
WEL bit
The Write Enable Latch (WEL) bit indicates the status of the internal Write Enable Latch.
When set to ‘1’ the internal Write Enable Latch is set, when set to ‘0’ the internal Write
Enable Latch is reset and no Write Status Register, Program or Erase instruction is
accepted.
BP2, BP1, BP0 bits
The Block Protect (BP2, BP1, BP0) bits are non-volatile. They define the size of the area to
be software protected against Program and Erase instructions. These bits are written with
the Write Status Register (WRSR) instruction. When one or more of the Block Protect (BP2,
BP1, BP0) bits is set to ‘1’, the relevant memory area (as defined in
protected against Page Program (PP) and Sector Erase (SE) instructions. The Block Protect
(BP2, BP1, BP0) bits can be written provided that the Hardware Protected mode has not
been set. The Bulk Erase (BE) instruction is executed if, and only if, all Block Protect (BP2,
BP1, BP0) bits are 0.
Status Register Write Protect
SRWD
b7
Status Register format
0
0
BP2
BP1
Block Protect bits
Write Enable Latch bit
BP0
Figure
Table
WEL
Write In Progress bit
2) becomes
11.
WIP
b0
21/59

Related parts for M25P40-VMN6P