M95128-WMN6T STMicroelectronics, M95128-WMN6T Datasheet - Page 24

IC EEPROM 128KBIT 5MHZ 8SOIC

M95128-WMN6T

Manufacturer Part Number
M95128-WMN6T
Description
IC EEPROM 128KBIT 5MHZ 8SOIC
Manufacturer
STMicroelectronics
Datasheet

Specifications of M95128-WMN6T

Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Memory Size
128K (16K x 8)
Speed
5MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
2.5 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (3.9mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M95128-WMN6T
Manufacturer:
ST
Quantity:
7 500
Part Number:
M95128-WMN6T
Manufacturer:
SHARP
Quantity:
2 000
Part Number:
M95128-WMN6T
Manufacturer:
ST
0
Part Number:
M95128-WMN6T-Q
Manufacturer:
ST
0
Part Number:
M95128-WMN6T/Q
Manufacturer:
ST
0
Part Number:
M95128-WMN6TP
Manufacturer:
ST
Quantity:
35 000
Part Number:
M95128-WMN6TP
Manufacturer:
ST
Quantity:
150
Part Number:
M95128-WMN6TP
Manufacturer:
ST
Quantity:
20 000
Part Number:
M95128-WMN6TP/K
Manufacturer:
ST
0
Part Number:
M95128-WMN6TP/Q
Manufacturer:
ST
0
Part Number:
M95128-WMN6TPPSB
Manufacturer:
AGERE
Quantity:
4 000
Connecting to the SPI bus
7.1
24/44
In applications where the bus master might enter a state where all inputs/outputs SPI bus
would be in high impedance at the same time (for example, if the bus master is reset during
the transmission of an instruction), the clock line (C) must be connected to an external pull-
down resistor so that, if all inputs/outputs become high impedance, the C line is pulled low
(while the S line is pulled high): this will ensure that S and C do not become high at the
same time, and so, that the t
SPI modes
These devices can be driven by a microcontroller with its SPI peripheral running in either of
the two following modes:
For these two modes, input data is latched in on the rising edge of Serial Clock (C), and
output data is available from the falling edge of Serial Clock (C).
The difference between the two modes, as shown in
bus master is in Stand-by mode and not transferring data:
Figure 13. SPI modes supported
CPOL
0
1
CPOL=0, CPHA=0
CPOL=1, CPHA=1
C remains at 0 for (CPOL=0, CPHA=0)
C remains at 1 for (CPOL=1, CPHA=1)
CPHA
0
1
D
Q
C
C
MSB
SHCH
Doc ID 5798 Rev 13
requirement is met. The typical value of R is 100 k.
Figure
13, is the clock polarity when the
M95128, M95128-W, M95128-R
MSB
AI01438B

Related parts for M95128-WMN6T