EVAL-AD7686CBZ Analog Devices Inc, EVAL-AD7686CBZ Datasheet - Page 16

no-image

EVAL-AD7686CBZ

Manufacturer Part Number
EVAL-AD7686CBZ
Description
BOARD EVALUATION FOR AD7686
Manufacturer
Analog Devices Inc
Series
PulSAR®r
Datasheets

Specifications of EVAL-AD7686CBZ

Number Of Adc's
1
Number Of Bits
16
Sampling Rate (per Second)
500k
Data Interface
Serial
Inputs Per Adc
1 Differential
Input Range
±VREF
Power (typ) @ Conditions
15mW @ 500kSPS, 5 V
Voltage Supply Source
Single Supply
Operating Temperature
-40°C ~ 85°C
Utilized Ic / Part
AD7686
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
AD7686
The AD7686 powers down automatically at the end of each
conversion phase and, therefore, the power scales linearly with
the sampling rate, as shown in Figure 31. This makes the part
ideal for low sampling rates (even a few Hz) and low battery-
powered applications.
SUPPLYING THE ADC FROM THE REFERENCE
For simplified applications, the AD7686, with its low operating
current, can be supplied directly using the reference circuit
shown in Figure 32. The reference line can be driven by either:
10000
1
0.001
1000
5V
OPTIONAL REFERENCE BUFFER AND FILTER.
The system power supply directly.
A reference voltage with enough current output capability,
such as the ADR43x.
A reference buffer, such as the AD8031, which can also
filter the system power supply, as shown in Figure 32.
0.01
100
0.1
10
1
10kΩ
10
1µF
Figure 31. Operating Currents vs. Sampling Rate
Figure 32. Example of Application Circuit
100
5V
AD8031
SAMPLING RATE (SPS)
1000
1
10µF
5V
VDD = 5V
10000
REF
VIO
10Ω
AD7686
100000
VDD
1µF
1000000
VIO
Rev. B | Page 16 of 28
DIGITAL INTERFACE
Though the AD7686 has a reduced number of pins, it offers
flexibility in its serial interface modes.
The AD7686, when in CS mode, is compatible with SPI, QSPI,
digital hosts, and DSPs, such as Blackfin® ADSP-BF53x or
ADSP-219x. This interface can use either 3-wire or 4-wire. A
3-wire interface using the CNV, SCK, and SDO signals
minimizes wiring connections useful, for instance, in isolated
applications. A 4-wire interface using the SDI, CNV, SCK, and
SDO signals allows CNV, which initiates the conversions, to be
independent of the readback timing (SDI). This is useful in low
jitter sampling or simultaneous sampling applications.
The AD7686, when in chain mode, provides a daisy-chain
feature using the SDI input for cascading multiple ADCs on a
single data line similar to a shift register.
The mode in which the part operates depends on the SDI level
when the CNV rising edge occurs. The CS mode is selected if
SDI is high, and the chain mode is selected if SDI is low. The
SDI hold time is such that when SDI and CNV are connected
together, the chain mode is always selected.
In either mode, the AD7686 offers the flexibility to optionally
force a start bit in front of the data bits. This start bit can be
used as a busy signal indicator to interrupt the digital host and
trigger the data reading. Otherwise, without a busy indicator,
the user must timeout the maximum conversion time prior to
readback.
The busy indicator feature is enabled as follows:
• In CS mode, if CNV or SDI is low when the ADC conversion
• In chain mode, if SCK is high during the CNV rising edge
ends (see Figure 36 and Figure 40).
(see Figure 44).

Related parts for EVAL-AD7686CBZ