PIC24HJ32GP204-I/ML Microchip Technology, PIC24HJ32GP204-I/ML Datasheet - Page 53

IC PIC MCU FLASH 32K 44QFN

PIC24HJ32GP204-I/ML

Manufacturer Part Number
PIC24HJ32GP204-I/ML
Description
IC PIC MCU FLASH 32K 44QFN
Manufacturer
Microchip Technology
Series
PIC® 24Hr

Specifications of PIC24HJ32GP204-I/ML

Program Memory Type
FLASH
Program Memory Size
32KB (11K x 24)
Package / Case
44-QFN
Core Processor
PIC
Core Size
16-Bit
Speed
40 MIPs
Connectivity
I²C, IrDA, LIN, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
35
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 13x10b/12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Processor Series
PIC24HJ
Core
PIC
Data Bus Width
16 bit
Data Ram Size
2 KB
Interface Type
I2C/SPI/UART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
35
Number Of Timers
3
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
52713-733, 52714-737, 53276-922, EWDSPIC
Development Tools By Supplier
PG164130, DV164035, DV244005, DV164005, PG164120, DM240001
Minimum Operating Temperature
- 40 C
On-chip Adc
13-ch x 12-bit
A/d Bit Size
12 bit
A/d Channels Available
13
Height
0.88 mm
Length
8 mm
Supply Voltage (max)
3.6 V, 3.9 V
Supply Voltage (min)
2.7 V, 3 V
Width
8 mm
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
876-1004 - PIC24 BREAKOUT BOARDDM240001 - BOARD DEMO PIC24/DSPIC33/PIC32
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
5.2.1
The oscillator start-up circuitry and its associated delay
timers are not linked to the device Reset delays that
occur at power-up. Some crystal circuits (especially
low-frequency crystals) have a relatively long start-up
time. Therefore, one or more of the following conditions
is possible after SYSRST is released.
• The oscillator circuit has not begun to oscillate.
• The Oscillator Start-up Timer has not expired (if a
• The PLL has not achieved a lock (if PLL is used).
The device will not begin to execute code until a valid
clock source has been released to the system. There-
fore, the oscillator and the PLL start-up delays must be
considered when the Reset delay time must be known.
5.2.2
If the FSCM is enabled, it begins to monitor the system
clock source when SYSRST is released. If a valid clock
source is not available, the device automatically
switches to the FRC oscillator and the user application
can switch to the desired crystal oscillator in the Trap
Service Routine.
© 2007 Microchip Technology Inc.
crystal oscillator is used).
POR AND LONG OSCILLATOR
START-UP TIMES
FAIL-SAFE CLOCK MONITOR
(FSCM) AND DEVICE RESETS
PIC24HJ32GP202/204 and PIC24HJ16GP304
Preliminary
5.2.2.1
When the system clock source is provided by a crystal
oscillator and/or the PLL, a short delay, T
matically inserted after the POR and PWRT delay
times. The FSCM does not start to monitor the system
clock source until this delay expires. The FSCM delay
time is nominally 500 μs and provides additional time
for the oscillator and/or PLL to stabilize. In most cases,
the FSCM delay prevents an oscillator failure trap at a
device Reset when the PWRT is disabled.
5.3
Most of the Special Function Registers (SFRs) associ-
ated with the CPU and peripherals are reset to a
particular value at a device Reset. The SFRs are
grouped by their peripheral or CPU function, and their
Reset values are specified in each section of this man-
ual. The Reset value for each SFR does not depend on
the type of Reset, with the exception of two registers:
• The Reset value for the Reset Control register,
• The Reset value for the Oscillator Control regis-
RCON, depends on the type of device Reset.
ter, OSCCON, depends on the type of Reset and
the programmed values of the Oscillator Configu-
ration bits in the FOSC Configuration register.
Special Function Register Reset
States
FSCM Delay for Crystal and PLL
Clock Sources
DS70289A-page 51
FSCM
, is auto-

Related parts for PIC24HJ32GP204-I/ML