PIC18C452-I/P Microchip Technology, PIC18C452-I/P Datasheet - Page 3

IC MCU OTP 16KX16 A/D 40DIP

PIC18C452-I/P

Manufacturer Part Number
PIC18C452-I/P
Description
IC MCU OTP 16KX16 A/D 40DIP
Manufacturer
Microchip Technology
Series
PIC® 18Cr

Specifications of PIC18C452-I/P

Core Size
8-Bit
Program Memory Size
32KB (16K x 16)
Peripherals
Brown-out Detect/Reset, LVD, POR, PWM, WDT
Core Processor
PIC
Speed
40MHz
Connectivity
I²C, SPI, UART/USART
Number Of I /o
33
Program Memory Type
OTP
Ram Size
1.5K x 8
Voltage - Supply (vcc/vdd)
4.2 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
40-DIP (0.600", 15.24mm)
Controller Family/series
PIC18
No. Of I/o's
34
Ram Memory Size
1.5KB
Cpu Speed
40MHz
No. Of Timers
4
Processor Series
PIC18C
Core
PIC
Data Bus Width
8 bit
Data Ram Size
1.5 KB
Interface Type
MSSP, SPI, I2C, PSP, USART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
34
Number Of Timers
1 x 16 bit
Operating Supply Voltage
2.5 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
Through Hole
3rd Party Development Tools
52715-96, 52716-328, 52717-734, 52712-325, EWPIC18
Development Tools By Supplier
ICE2000, DM163022, DV164136
Minimum Operating Temperature
- 40 C
On-chip Adc
8
Package
40PDIP
Device Core
PIC
Family Name
PIC18
Maximum Speed
40 MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
I3DB18C452 - BOARD DAUGHTER ICEPIC3444-1001 - DEMO BOARD FOR PICMICRO MCU
Eeprom Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC18C452-I/P
Manufacturer:
Belden
Quantity:
3 000
Part Number:
PIC18C452-I/P
Quantity:
107
Part Number:
PIC18C452-I/PT
Manufacturer:
SAMSUNG
Quantity:
670
Part Number:
PIC18C452-I/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
7. Module: MSSP (I
 2002 Microchip Technology Inc.
The BF Status bit (SSPSTAT<0>) may be inadvert-
ently cleared, even if the buffer has not been read.
This will occur when both of the following two
conditions are met:
Work around
All work arounds involve setting the BSR to some
value other than 0Fh. Other solutions may exist in
addition to the work arounds proposed below.
1. When developing or modifying code, keep
2. If accessing a part of Bank 15 is required and
3. If pointing the BSR to Bank 15 is unavoidable,
The four Least Significant bits of the BSR
are equal to 0Fh (BSR<3:0> = '1111'), and
Any instruction that contains C9h in its 8
Least Significant bits (i.e., register file
address, literal data, instruction address
offset, etc.) is executed.
these guidelines in mind:
the use of Access Banking is not possible,
consider using indirect addressing.
review the absolute file listing. Verify that no
instruction contains C9h in the 8 Least
Significant bits while BSR points to Bank 15
(BSR = 0Fh).
Assign 12-bit addresses to all variables.
This allows the assembler to know when
Access Banking can be used.
Do not set the BSR to point to Bank 15
(BSR = 0Fh).
Allow the assembler to manipulate the
Access bit present in most instructions.
Accessing SFRs in Bank 15 will be done
through the Access Bank. Continue to
use the BSR to select Banks 1 through 5
and the upper half of Bank 0.
2
C Master Mode)
8. Module: Interrupts
9. Module: Watchdog Timer
10. Module: WDT
High priority interrupts may become improperly
enabled, while low priority interrupts become
improperly disabled at the same time. This may
occur when low priority interrupts are in an
enabled state and the following conditions occur
simultaneously:
Work around
Always disable low priority interrupts before dis-
abling high priority interrupts. Re-enable the low
priority interrupts afterward, if necessary.
After the WDT is allowed to time-out, all subse-
quent WDT periods following the very first, may
double in duration. This can occur if the CLRWDT
instruction is not executed prior to the timer timing
out.
Work around
Always execute the CLRWDT instruction prior to
entering a potential WDT time-out condition.
When the device is configured for either EC or RC
oscillator modes, with the Power-up Timer
enabled, bit TO of the RCON register (RCON<3>)
may default to ‘0’, even though no WDT time-out
has occurred.
The TO bit functions normally in all other configu-
rations.
Work around
1. Use bit TO in conjunction with bit POR
High priority interrupts are being changed
from an enabled to a disabled state
One or more low priority interrupts occur
(RCON<1>), to determine if a RESET condi-
tion has occurred.
PIC18CXX2
DS80058H-page 3

Related parts for PIC18C452-I/P