PIC18F87J11-I/PT Microchip Technology, PIC18F87J11-I/PT Datasheet - Page 2

no-image

PIC18F87J11-I/PT

Manufacturer Part Number
PIC18F87J11-I/PT
Description
IC PIC MCU FLASH 64KX16 80TQFP
Manufacturer
Microchip Technology
Series
PIC® 18Fr

Specifications of PIC18F87J11-I/PT

Program Memory Type
FLASH
Program Memory Size
128KB (64K x 16)
Package / Case
80-TFQFP
Core Processor
PIC
Core Size
8-Bit
Speed
48MHz
Connectivity
EBI/EMI, I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, LVD, POR, PWM, WDT
Number Of I /o
68
Ram Size
3930 x 8
Voltage - Supply (vcc/vdd)
2 V ~ 3.6 V
Data Converters
A/D 15x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Processor Series
PIC18F
Core
PIC
Data Bus Width
8 bit
Data Ram Size
3904 B
Interface Type
EUSART/I2C/MSSP/SPI
Maximum Clock Frequency
48 MHz
Number Of Programmable I/os
68
Number Of Timers
5
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
52715-96, 52716-328, 52717-734, 52712-325, EWPIC18
Development Tools By Supplier
PG164130, DV164035, DV244005, DV164005, PG164120, DM183032, DM183022, DV164136
Minimum Operating Temperature
- 40 C
On-chip Adc
15-ch x 10-bit
Package
80TQFP
Device Core
PIC
Family Name
PIC18
Maximum Speed
48 MHz
Operating Supply Voltage
1.8|2.5|3.3 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
DV164136 - DEVELOPMENT KIT FOR PIC18AC162091 - HEADER MPLAB ICD2 18F87J11 64/80MA180020 - MODULE PLUG-IN HPC EXPL 18F87J11AC164328 - MODULE SKT FOR 80TQFP
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC18F87J11-I/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
PIC18F87J11-I/PT
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
PIC18F87J11 FAMILY
TABLE 2:
DS80495D-page 2
MSSPx
Oscillator
Configuration
Voltage
Regulator
SRAM
Low-Voltage
Detect
MSSPx
EUSART
Note 1:
Module
Only those issues indicated in the last column apply to the current silicon revision.
I
Reception
PLL
V
Read/Write
LVDSTAT
I
mode
Synchronous
Mode
2
2
SILICON ISSUE SUMMARY
DDCORE
C™ Slave
C™ Master
Feature
Num
Item
1.
2.
3.
4.
5.
6.
7.
When configured for I
MSSPx module may not receive the correct
data if the SSPxBUF register is not read within a
window after an SSPxIF interrupt occurs.
When Phase Lock Loop (PLL) is enabled, if the
PLL input frequency is higher than 8 MHz, there
may be problems accessing the RAM.
If V
while the on-chip core voltage regulator is
enabled and operating in Voltage Tracking
mode, the REGSLP bit (WDTCON <7>) will be
automatically cleared.
Any read or write access to SRAM will increase
the current consumption of the device – varying
with how often the SRAM is accessed.
The LVDSTAT V
implemented in the cited revision of silicon.
In Master mode, the first clock may become
narrower than the configuration width if the
slave performs a clock stretch and release.
The TRMT bit may not indicate when the TSR
register is empty.
DDCORE
drops below approximately 2.45V
Issue Summary
DDCORE
2
C slave reception, the
status bit is not
A1
X
X
X
X
X
X
X
 2011 Microchip Technology Inc.
Affected Revisions
A2
X
X
X
X
A4
X
X
X
A5
X
X
X
A6
X
X
X
(1)
C1
X
X
X

Related parts for PIC18F87J11-I/PT