PIC18LF2580-I/ML Microchip Technology, PIC18LF2580-I/ML Datasheet - Page 363

IC PIC MCU FLASH 16KX16 28QFN

PIC18LF2580-I/ML

Manufacturer Part Number
PIC18LF2580-I/ML
Description
IC PIC MCU FLASH 16KX16 28QFN
Manufacturer
Microchip Technology
Series
PIC® 18Fr

Specifications of PIC18LF2580-I/ML

Core Size
8-Bit
Program Memory Size
32KB (16K x 16)
Core Processor
PIC
Speed
40MHz
Connectivity
CAN, I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, HLVD, POR, PWM, WDT
Number Of I /o
25
Program Memory Type
FLASH
Eeprom Size
256 x 8
Ram Size
1.5K x 8
Voltage - Supply (vcc/vdd)
2 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
28-VQFN Exposed Pad, 28-HVQFN, 28-SQFN, 28-DHVQFN
Controller Family/series
PIC18
No. Of I/o's
25
Eeprom Memory Size
256Byte
Ram Memory Size
1536Byte
Cpu Speed
40MHz
No. Of Timers
4
Processor Series
PIC18LF
Core
PIC
Data Bus Width
8 bit
Data Ram Size
1.5 KB
Interface Type
SPI, I2C, EUSART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
36
Number Of Timers
4
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
52715-96, 52716-328, 52717-734, 52712-325, EWPIC18
Development Tools By Supplier
PG164130, DV164035, DV244005, DV164005, PG164120, ICE2000, ICE4000, DM163011, DV164136
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 8 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
25.5
The overall structure of the code protection on the
PIC18 Flash devices differs significantly from other
PIC
The user program memory is divided into five blocks.
One of these is a boot block of 2 Kbytes. The remainder
of the memory is divided into four blocks on binary
boundaries.
FIGURE 25-5:
© 2009 Microchip Technology Inc.
®
devices.
1FFFFFh
000FFFh
001FFFh
003FFFh
005FFFh
007FFFh
Address
000000h
0007FFh
000800h
001000h
002000h
004000h
006000h
008000h
Range
BBSIZ
Program Verification and
Code Protection
Unimplemented
Boot Block
Read ‘0’s
Block 0
Block 1
Block 2
Block 3
1 kW
3 kW
4 kW
4 kW
4 kW
CODE-PROTECTED PROGRAM MEMORY FOR PIC18F2480/2580/4480/4580
(PIC18F2580/4580)
0
32 Kbytes
Unimplemented
Boot Block
Read ‘0’s
Block 0
Block 1
Block 2
Block 3
MEMORY SIZE/DEVICE
2 kW
2 kW
4 kW
4 kW
4 kW
1
PIC18F2480/2580/4480/4580
Unimplemented
Boot Block
Read ‘0’s
Block 0
Block 1
1 kW
3 kW
4 kW
(PIC18F2480/4480)
0
16 Kbytes
Each of the five blocks has three code protection bits
associated with them. They are:
• Code-Protect bit (CPn)
• Write-Protect bit (WRTn)
• External Block Table Read bit (EBTRn)
Figure 25-5 shows the program memory organization
for 16 and 32-Kbyte devices and the specific code
protection bit associated with each block. The actual
locations of the bits are summarized in Table 25-3.
Unimplemented
Boot Block
Read ‘0’s
Block 0
Block 1
2 kW
2 kW
4 kW
1
(Unimplemented Memory Space)
Block Code Protection
CPB, WRTB, EBRTB
CP0, WRT0, EBRT0
CP2, WRT2, EBRT2
CP3, WRT3, EBTR3
CP!, WRT1, EBRT1
Controlled by:
(Boot Block)
(Block 0)
(Block 1)
(Block 2)
(Block 3)
DS39637D-page 363

Related parts for PIC18LF2580-I/ML