EP9301-IQ Cirrus Logic Inc, EP9301-IQ Datasheet - Page 4

IC ARM920T MCU 166MHZ 208-LQFP

EP9301-IQ

Manufacturer Part Number
EP9301-IQ
Description
IC ARM920T MCU 166MHZ 208-LQFP
Manufacturer
Cirrus Logic Inc
Series
EP9r
Datasheets

Specifications of EP9301-IQ

Core Processor
ARM9
Core Size
16/32-Bit
Speed
166MHz
Connectivity
EBI/EMI, Ethernet, I²C, IrDA, SPI, UART/USART, USB
Peripherals
AC'97, DMA, I&sup2:S, LED, MaverickKey, POR, PWM, WDT
Number Of I /o
19
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 3.6 V
Data Converters
A/D 5x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
208-LQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-
Other names
598-1249

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP9301-IQ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
EP9301-IQZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
USB
ExtensionID Register
Reset
Boot Configuration
4
Description 1
USB clock divider logic operates at a maximum rate of 288 MHz under worst case conditions.
Workaround
When using USB, make sure the clock frequency supplied to the USB clock divider does not exceed 288
MHz. The clock supplied to the USB clock divider is sourced by PLL2. The USB clock divider is controlled
by the USBDIV setting in the CLKSET2 register. For example, configure PLL2 to output 192MHz and
USBDIV to divide by four. Ensure that the new PLL2 setting does not adversely affect any other block using
PLL2 as its clock source.
Description
The PartID field in register 0x8083_2714, ExtensionID, is not programmed.
Workaround
None, this register has been de-featured from the chip.
Description
The processor may boot into an invalid state upon initial power up of the device. When this condition occurs,
the processor will not complete its boot sequence and requires an additional power on reset (POR) to be
applied.
Workaround
Implement the recommended external reset circuit described in AN258, “EP93xx Power-up and Reset
Lockup Workaround,” which can be found at http://www.cirrus.com/en/pubs/appNote/AN258REV2.pdf.
Description
The processor may incorrectly latch the state of the CSn[7:6, 3:0] lines. The only problematic effect of this
condition is that the device may attempt to perform a 32-bit boot when it is actually configured for 16-bit boot
mode.
Workaround
Implement the recommendations described in AN273, item 7, “EP93xx Silicon Rev E Design Guidelines,”
which can be found at http://www.cirrus.com/en/pubs/appNote/AN273REV4.pdf.
NOTE: PLL2 is completely functional. This is only an issue with the USB clock divider logic.
ER636E2B

Related parts for EP9301-IQ