EP9312-IB Cirrus Logic Inc, EP9312-IB Datasheet - Page 10

IC ARM920T MCU 200MHZ 352-PBGA

EP9312-IB

Manufacturer Part Number
EP9312-IB
Description
IC ARM920T MCU 200MHZ 352-PBGA
Manufacturer
Cirrus Logic Inc
Series
EP9r
Datasheets

Specifications of EP9312-IB

Core Processor
ARM9
Core Size
16/32-Bit
Speed
200MHz
Connectivity
EBI/EMI, EIDE, Ethernet, I²C, IrDA, Keypad/Touchscreen, SPI, UART/USART, USB
Peripherals
AC'97, DMA, I&sup2:S, LCD, LED, MaverickKey, POR, PWM, WDT
Number Of I /o
16
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 3.6 V
Data Converters
A/D 8x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
352-BGA
Processor Series
EP93xx
Core
ARM920T
Data Bus Width
32 bit
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
No
Other names
598-1259

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP9312-IB
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
EP9312-IBZ
Manufacturer:
CIRRUS
Quantity:
30
Part Number:
EP9312-IBZ
Manufacturer:
HITTITE
Quantity:
1 200
Part Number:
EP9312-IBZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
EP9312
Universal Platform SOC Processor
Timers
The Watchdog Timer ensures proper operation by
requiring periodic attention to prevent a reset-on-time-
out.
Two 16-bit timers operate as free-running down counters
or as periodic timers for fixed-interval interrupts and have
a range of 0.03 ms to 4.27 seconds.
One 32-bit timer, plus a 6-bit prescale counter, has a
range of 0.03 µs to 73.3 hours.
One 40-bit debug timer, plus a 6-bit prescale counter, has
a range of 1.0 µs to 12.7 days.
Interrupt Controller
The interrupt controller allows up to 64 interrupts to
generate an Interrupt Request (IRQ) or Fast Interrupt
Request (FIQ) signal to the processor core. Thirty-two
hardware priority assignments are provided for assisting
IRQ vectoring, and two levels are provided for FIQ
vectoring. This allows time-critical interrupts to be
processed in the shortest time possible. Internal
interrupts may be programmed as active high or active
low level sensitive inputs. External interrupts may be
programmed as active-high level-sensitive, active-low
level-sensitive,
triggered, or combined rising/falling-edge-triggered.
10
XTALI
XTALO
VDD_PLL
GND_PLL
INT[3:0]
Supports 64 interrupts from a variety of sources (such
as UARTs, GPIO, and key matrix)
Routes interrupt sources to either the ARM920T’s
IRQ or FIQ (Fast IRQ) inputs
Four dedicated off-chip interrupt lines INT[3:0]
operate as level-sensitive interrupts
Any of the 16 GPIO lines maybe configured to
generate interrupts
Software-supported priority mask for all FIQs and
IRQs
Pin Mnemonic
Pin Mnemonic
Table N. External Interrupt Controller Pin Assignment
Table M. PLL and Clocking Pin Assignments
rising-edge-triggered,
External Interrupt 3-0
Main Oscillator Input
Main Oscillator Output
Main Oscillator Power
Main Oscillator Ground
Pin Name - Description
Pin Name - Description
©
Copyright 2005 Cirrus Logic (All Rights Reserved)
falling-edge-
Dual LED Drivers
Two pins are assigned specifically to drive external
LEDs.
General Purpose Input/Output (GPIO)
The 16 EGPIO pins may each be configured individually
as an output, an input, or an interrupt input.
There are 23 pins that may alternatively be used as input,
output, but do not support interrupts. These pins are:
6 pins may alternatively be used as inputs only:
2 pins may alternatively be used as outputs only:
Reset and Power Management
The chip may be reset through the PRSTn pin or through
the open drain common reset pin, RSTOn.
Clocks are managed on a peripheral-by-peripheral basis
and may be turned off to conserve power.
The processor clock is dynamically adjustable from 0 to
200 MHz (184 MHz for industrial conditions).
PRSTn
RSTOn
EGPIO[15:0]
GRLED
REDLED
Pin Mnemonic
Pin Mnemonic
Pin Mnemonic
Table Q. Reset and Power Management Pin Assignments
Table P. General Purpose Input/Output Pin Assignment
• Key Matrix ROW[7:0], COL[7:0]
• Ethernet MDIO
• Both LED Outputs
• Two-wire Clock and Data
• SLA [1:0]
• CTSn, DSRn / DCDn
• 4 Interrupt Lines
• RTSn
• ARSTn
Table O. Dual LED Pin Assignments
Green LED
Red LED
Description
Pin Name -
Expanded General Purpose Input / Output
Pins with Interrupts
Power On Reset
User Reset In/Out – Open Drain –
Preserves Real Time Clock value
Pin Name - Description
Pin Name - Description
General Purpose I/O
General Purpose I/O
Alternative Usage
DS515PP7

Related parts for EP9312-IB