ADUC812BS-REEL Analog Devices Inc, ADUC812BS-REEL Datasheet - Page 10

IC MCU 8K FLASH ADC/DAC 52MQFP

ADUC812BS-REEL

Manufacturer Part Number
ADUC812BS-REEL
Description
IC MCU 8K FLASH ADC/DAC 52MQFP
Manufacturer
Analog Devices Inc
Series
MicroConverter® ADuC8xxr
Datasheet

Specifications of ADUC812BS-REEL

Rohs Status
RoHS non-compliant
Core Processor
8052
Core Size
8-Bit
Speed
16MHz
Connectivity
I²C, SPI, UART/USART
Peripherals
PSM, Temp Sensor, WDT
Number Of I /o
34
Program Memory Size
8KB (8K x 8)
Program Memory Type
FLASH
Eeprom Size
640 x 8
Ram Size
256 x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 8x12b, D/A 2x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
52-MQFP, 52-PQFP
ADuC812
OVERVIEW OF MCU-RELATED SFRs
Accumulator SFR
ACC is the Accumulator register and is used for math opera-
tions including addition, subtraction, integer multiplication and
division, and Boolean bit manipulations. The mnemonics for
accumulator-specific instructions refer to the Accumulator as A.
B SFR
The B register is used with the ACC for multiplication and
division operations. For other instructions, it can be treated as a
general-purpose scratch pad register.
Stack Pointer SFR
The SP register is the stack pointer and is used to hold an internal
RAM address that is called the “top of the stack.” The SP register
is incremented before data is stored during PUSH and CALL
executions. While the stack may reside anywhere in on-chip RAM,
the SP register is initialized to 07H after a reset. This causes the
stack to begin at location 08H.
Data Pointer
The Data Pointer is made up of three 8-bit registers: DPP (page
byte), DPH (high byte), and DPL (low byte). These are used to
provide memory addresses for internal and external code access
and external data access. It may be manipulated as a 16-bit
register (DPTR = DPH, DPL), although INC DPTR instructions
will automatically carry over to DPP, or as three independent
8-bit registers (DPP, DPH, and DPL).
Program Status Word SFR
The PSW register is the Program Status Word that contains
several bits reflecting the current status of the CPU as detailed
in Table I.
SFR Address
Power-On Default Value
Bit Addressable
Bit
7
6
5
4
3
2
1
0
C
Y
A
C
Name
CY
AC
F0
RS1
RS0
OV
F1
P
Table I. PSW SFR Bit Designations
F
0
R
S
Description
Carry Flag
Auxiliary Carry Flag
General-Purpose Flag
Register Bank Select Bits
RS1
0
0
1
1
Overflow Flag
General-Purpose Flag
Parity Bit
1
R
D0H
00H
Yes
S
0
RS0
0
1
0
1
O
V
Selected Bank
0
1
2
3
F
1
P
–10–
Power Control SFR
The Power Control (PCON) register contains bits for power
saving options and general-purpose status flags as shown in
Table II.
SFR Address
Power-On Default Value
Bit Addressable
Bit
7
6
5
4
3
2
1
0
S
M
O
D
Name
SMOD
———
———
ALEOFF
GF1
GF0
PD
IDL
S
E
R
Table II. PCON SFR Bit Designations
I
P
D
I
N
T
O
P
D
Description
Double UART Baud Rate
Reserved
Reserved
Disable ALE Output
General-Purpose Flag Bit
General-Purpose Flag Bit
Power-Down Mode Enable
Idle Mode Enable
A
L
E
O
F
F
87H
00H
No
G
F
1
G
F
0
P
D
REV. E
I
D
L

Related parts for ADUC812BS-REEL