X5043S8IZ-2.7 Intersil, X5043S8IZ-2.7 Datasheet - Page 5

no-image

X5043S8IZ-2.7

Manufacturer Part Number
X5043S8IZ-2.7
Description
IC CPU SUPERV 4K EEPROM 8-SOIC
Manufacturer
Intersil
Type
Simple Reset/Power-On Resetr
Datasheet

Specifications of X5043S8IZ-2.7

Number Of Voltages Monitored
1
Output
Open Drain or Open Collector
Reset
Active Low
Reset Timeout
100 ms Minimum
Voltage - Threshold
2.62V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
8-SOIC (3.9mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
X5043S8IZ-2.7
Manufacturer:
Intersil
Quantity:
15
Part Number:
X5043S8IZ-2.7
Manufacturer:
XILINX
0
Part Number:
X5043S8IZ-2.7
Manufacturer:
INTERSIL
Quantity:
20 000
Company:
Part Number:
X5043S8IZ-2.7A
Quantity:
12 550
Part Number:
X5043S8IZ-2.7AT1
Manufacturer:
Intersil
Quantity:
12 500
Part Number:
X5043S8IZ-2.7AT1
Manufacturer:
INTERSIL
Quantity:
20 000
Part Number:
X5043S8IZ-2.7AT1
0
Part Number:
X5043S8IZ-2.7T1
Manufacturer:
Intersil
Quantity:
5 000
Part Number:
X5043S8IZ-2.7T1
Manufacturer:
INTERSIL
Quantity:
20 000
Part Number:
X5043S8IZ-2.7T1
0
Pin Configuration
Pin Descriptions
Serial Output (SO)
SO is a push/pull serial data output pin. During a read cycle,
data is shifted out on this pin. Data is clocked out by the
falling edge of the serial clock.
Serial Input (SI)
SI is the serial data input pin. All opcodes, byte addresses,
and data to be written to the memory are input on this pin.
Data is latched by the rising edge of the serial clock.
Serial Clock (SCK)
The Serial Clock controls the serial bus timing for data input
and output. Opcodes, addresses, or data present on the SI
pin is latched on the rising edge of the clock input, while data
on the SO pin changes after the falling edge of the clock
input.
Chip Select (CS/WDI)
When CS is high, the X5043, X5045 are deselected and the
SO output pin is at high impedance and, unless an internal
write operation is underway, the X5043, X5045 will be in the
standby power mode. CS low enables the X5043, X5045,
placing it in the active power mode. It should be noted that
after power-up, a high to low transition on CS is required prior
to the start of any operation.
Write Protect (WP)
When WP is low, nonvolatile writes to the X5043, X5045 are
disabled, but the part otherwise functions normally. When
WP is held high, all functions, including non volatile writes
operate normally. WP going low while CS is still low will
interrupt a write to the X5043, X5045. If the internal write
CS/WDI
V
V
SS
NC
SS
WP
WP
SO
SO
NC
NC
CS
8 Ld SOIC/PDIP/MSOP
14 Ld TSSOP
1
2
3
4
1
2
3
4
5
6
7
X5043, X5045
X5043, X5045
5
14
13
12
11
10
8
7
6
5
9
8
V
RESET/RESET
V
RESET/RESET
NC
SCK
SI
NC
NC
SCK
SI
CC
CC
X5043, X5045
cycle has already been initiated, WP going low will have no
affect on a write.
Reset (RESET, RESET)
X5043, X5045, RESET/RESET is an active low/HIGH, open
drain output which goes active whenever V
minimum V
rises above the minimum V
RESET/RESET also goes active if the Watchdog timer is
enabled and CS remains either high or low longer than the
Watchdog time out period. A falling edge of CS will reset the
watchdog timer.
Pin Names
Principles of Operation
Power-on Reset
Application of power to the X5043, X5045 activate a Power-
on Reset Circuit. This circuit pulls the RESET/RESET pin
active. RESET/RESET prevents the system microprocessor
from starting to operate with insufficient voltage or prior to
stabilization of the oscillator. When V
V
RESET/RESET, allowing the processor to begin executing
code.
Low Voltage Monitoring
During operation, the X5043, X5045 monitor the V
and asserts RESET/RESET if supply voltage falls below a
preset minimum V
the microprocessor from operating in a power fail or
brownout condition. The RESET/RESET signal remains
active until the voltage drops below 1V. It also remains active
until V
Watchdog Timer
The Watchdog Timer circuit monitors the microprocessor
activity by monitoring the WDI input. The microprocessor
must toggle the CS/WDI pin periodically to prevent an active
RESET/RESET signal. The CS/WDI pin must be toggled
from HIGH to LOW prior to the expiration of the watchdog
time out period. The state of two nonvolatile control bits in
the Status Register determines the watchdog timer period.
The microprocessor can change these watchdog bits. With
TRIP
RESET/RESET
value for 200ms (nominal) the circuit releases
CC
SYMBOL
CS/WDI
SCK
returns and exceeds V
V
V
WP
SO
SI
SS
CC
CC
sense level. It will remain active until V
TRIP
. The RESET/RESET signal prevents
CC
sense level for 200ms.
TRIP
Write Protect Input
Serial Clock Input
Chip Select Input
DESCRIPTION
Supply Voltage
Reset Output
Serial Output
Serial Input
CC
for 200ms.
Ground
exceeds the device
CC
falls below the
March 16, 2006
CC
CC
level
FN8126.2

Related parts for X5043S8IZ-2.7