DS90UR905QSQX/NOPB National Semiconductor, DS90UR905QSQX/NOPB Datasheet - Page 26

no-image

DS90UR905QSQX/NOPB

Manufacturer Part Number
DS90UR905QSQX/NOPB
Description
IC SER/DESER 5-65MHZ 24B 48LLP
Manufacturer
National Semiconductor
Datasheet

Specifications of DS90UR905QSQX/NOPB

Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DS90UR905QSQX/NOPB
Manufacturer:
TI
Quantity:
1 145
Part Number:
DS90UR905QSQX/NOPB
0
Company:
Part Number:
DS90UR905QSQX/NOPB
Quantity:
1 559
www.national.com
Optional BIST Mode
Please see the following section on the chipset BIST mode
for details.
DESERIALIZER FUNCTIONAL DESCRIPTION
The Des converts a single input serial data stream to a wide
parallel output bus, and also provides a signal check for the
chipset Built In Self Test (BIST) mode. The device can be
configured via external pins and strap pins or through the op-
tional serial control bus. The Des features enhance signal
quality on the link by supporting: an equalizer input and also
the FPD-Link II data coding that provides randomization,
scrambling, and DC balanacing of the data. The Des includes
multiple features to reduce EMI associated with display data
transmission. This includes the randomization and scram-
bling of the data and also the output spread spectrum clock
generation (SSCG) support. The Des features power saving
features with a power down mode, and optional LVCMOS (1.8
V) interface compatibility.
Signal Quality Enhancers
Des — Input Equalizer Gain (EQ)
The Des can enable receiver input equalization of the serial
stream to increase the eye opening to the Des input. Note this
function cannot be seen at the RxIN+/- input but can be ob-
served at the serial test port (CMLOUTP/N) enabled via the
Serial Bus control registers. The equalization feature may be
controlled by the external pin or by register.
TABLE 5. Receiver Equalization Configuration Table
EQ3
H
L
L
L
L
SSC3
H
H
H
H
H
H
H
H
L
L
L
L
L
L
L
L
EQ2
H
H
L
L
L
INPUTS
LF_MODE = L (20 - 65 MHz)
SSC2
H
H
H
H
H
H
H
H
L
L
L
L
L
L
L
L
EQ1
SSC[3:0] Inputs
H
H
L
L
L
TABLE 6. SSCG Configuration (LF_MODE = L) — Des Output
EQ0
H
H
H
H
H
SSC1
H
H
H
H
H
H
H
H
L
L
L
L
L
L
L
L
~1.5 dB
~4.5 dB
~7.5 dB
Effect
~3 dB
~6 dB
SSC0
H
H
H
H
H
H
H
H
26
L
L
L
L
L
L
L
L
EMI Reduction Features
Des — Output Slew (OS_PCLK/DATA)
The parallel bus outputs (RGB[7:0], VS, HS, DE and PCLK)
of the Des feature a selectable output slew. The DATA ((RGB
[7:0], VS, HS, DE) are controlled by strap pin or register bit
OS_DATA. The PCLK is controlled by strap pin or register bit
OS_PCLK. When the OS_PCLK/DATA = HIGH, the maxi-
mum slew rate is selected. When the OS_PCLK/DATA =
LOW, the minimum slew rate is selected. Use the higher slew
rate setting when driving longer traces or a heavier capacitive
load.
Des — Common Mode Filter Pin (CMF) — Optional
The Des provides access to the center tap of the internal ter-
mination. A capacitor may be placed on this pin for additional
common-mode filtering of the differential pair. This can be
useful in high noise environments for additional noise rejec-
tion capability. A 0.1µF capacitor may be connected to this
pin to Ground.
Des — SSCG Generation — Optional
The Des provides an internally generated spread spectrum
clock (SSCG) to modulate its outputs. Both clock and data
outputs are modulated. This will aid to lower system EMI.
Output SSCG deviations to ±2.0% (4% total) at up to 35kHz
modulations nominally are available. See
ture may be controlled by external STRAP pins or by register.
EQ3
H
H
H
X
fdev (%)
±0.5
±1.0
±1.5
±2.0
±0.5
±1.0
±1.5
±2.0
±0.5
±1.0
±1.5
±2.0
±0.5
±1.0
±1.5
Off
EQ2
* Default Setting is EQ = Off
H
H
X
L
INPUTS
EQ1
Result
H
H
L
X
fmod (kHz)
PCLK/2168
PCLK/1300
PCLK/868
PCLK/650
EQ0
H
H
H
L
Table
Off
6. This fea-
~10.5 dB
~12 dB
Effect
~9 dB
OFF*

Related parts for DS90UR905QSQX/NOPB