AGLN250V5-ZVQG100 Actel, AGLN250V5-ZVQG100 Datasheet - Page 34

FPGA - Field Programmable Gate Array 250K System Gates IGLOO nano

AGLN250V5-ZVQG100

Manufacturer Part Number
AGLN250V5-ZVQG100
Description
FPGA - Field Programmable Gate Array 250K System Gates IGLOO nano
Manufacturer
Actel
Datasheet

Specifications of AGLN250V5-ZVQG100

Processor Series
AGLN250
Core
IP Core
Number Of Macrocells
2048
Maximum Operating Frequency
250 MHz
Number Of Programmable I/os
68
Data Ram Size
36 Kbit
Supply Voltage (max)
1.5 V
Supply Current
34 uA
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
- 20 C
Development Tools By Supplier
AGLN-Nano-Kit, AGLN-Z-Nano-Kit, AGL-Dev-Kit-SCS, Silicon-Explorer II, Silicon-Sculptor 3, SI-EX-TCA, FLASHPRO 4, FlashPro 3, FLASHPRO LITE
Mounting Style
SMD/SMT
Supply Voltage (min)
1.5 V
Number Of Gates
250 K
Package / Case
VQFP-100
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AGLN250V5-ZVQG100
Manufacturer:
Actel
Quantity:
135
Part Number:
AGLN250V5-ZVQG100
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
AGLN250V5-ZVQG100I
Manufacturer:
Microsemi SoC
Quantity:
10 000
IGLOO nano DC and Switching Characteristics
Table 2-23 • Summary of AC Measuring Points
Table 2-24 • I/O AC Parameter Definitions
2- 20
Standard
3.3 V LVTTL / 3.3 V LVCMOS
3.3 V LVCMOS Wide Range
2.5 V LVCMOS
1.8 V LVCMOS
1.5 V LVCMOS
1.2 V LVCMOS
1.2 V LVCMOS Wide Range
Parameter
t
t
t
t
t
t
t
t
t
t
t
DP
PY
DOUT
EOUT
DIN
HZ
ZH
LZ
ZL
ZHS
ZLS
Summary of I/O Timing Characteristics – Default I/O Software Settings
Data to Pad delay through the Output Buffer
Pad to Data delay through the Input Buffer
Data to Output Buffer delay through the I/O interface
Enable to Output Buffer Tristate Control delay through the I/O interface
Input Buffer to Data delay through the I/O interface
Enable to Pad delay through the Output Buffer—HIGH to Z
Enable to Pad delay through the Output Buffer—Z to HIGH
Enable to Pad delay through the Output Buffer—LOW to Z
Enable to Pad delay through the Output Buffer—Z to LOW
Enable to Pad delay through the Output Buffer with delayed enable—Z to HIGH
Enable to Pad delay through the Output Buffer with delayed enable—Z to LOW
Parameter Definition
R ev i sio n 1 1
Measuring Trip Point (Vtrip)
0.60 V
0.60 V
0.90 V
0.75 V
1.4 V
1.4 V
1.2 V

Related parts for AGLN250V5-ZVQG100