LIS3LV02DQ STMicroelectronics, LIS3LV02DQ Datasheet - Page 27

ACCELEROMETER TRPL AXIS 28QFPN

LIS3LV02DQ

Manufacturer Part Number
LIS3LV02DQ
Description
ACCELEROMETER TRPL AXIS 28QFPN
Manufacturer
STMicroelectronics
Datasheet

Specifications of LIS3LV02DQ

Axis
X, Y, Z
Acceleration Range
±2g, 6g
Sensitivity
1024LSB/g, 340LSB/g
Voltage - Supply
2.16 V ~ 3.6 V
Output Type
Digital
Bandwidth
40Hz ~ 2.56kHz Selectable
Interface
I²C, SPI
Mounting Type
Surface Mount
Package / Case
28-QFN
Sensing Axis
X, Y, Z
Acceleration
2 g, 6 g
Digital Output - Number Of Bits
12 bit, 16 bit
Supply Voltage (max)
3.6 V
Supply Voltage (min)
2.16 V
Supply Current
0.6 mA
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Digital Output - Bus Interface
I2C, SPI
Body Style
QFPN
Function
Accelerometer
Primary Type
Accelerometer
Range, Measurement
2/6 g
Voltage, Supply
3.6 V
No. Of Axes
3
Ic Interface Type
I2C, SPI
Sensor Case Style
QFN
No. Of Pins
28
Supply Voltage Range
2.16V To 3.6V
Operating Temperature Range
-40°C To +85°C
Rohs Compliant
Yes
For Use With
497-6249 - BOARD EVAL ACCEL DGTL LIS3LV02DQ497-5069 - EVAL BOARD 3AXIS MEMS ACCELLRMTR
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
497-4919

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LIS3LV02DQ
Quantity:
5 510
Part Number:
LIS3LV02DQ
Manufacturer:
ST
0
Part Number:
LIS3LV02DQ
Manufacturer:
ST
Quantity:
20 000
Part Number:
LIS3LV02DQ-TR
Quantity:
1 679
Part Number:
LIS3LV02DQ-TR
Manufacturer:
ST
0
Part Number:
LIS3LV02DQ-TR
Manufacturer:
ST
Quantity:
20 000
Part Number:
LIS3LV02DQTR
Manufacturer:
ST
0
Part Number:
LIS3LV02DQTR
Manufacturer:
ST
Quantity:
20 000
LIS3LV02DQ
7.9
ST bit is used to activate the self test function. When the bit is set to one, an output change will
occur to the device outputs (refer to table 2 and 3 for specification) thus allowing to check the
functionality of the whole measurement chain.
Zen bit enables the Z-axis measurement channel when set to 1. The default value is 1.
Yen bit enables the Y-axis measurement channel when set to 1. The default value is 1.
Xen bit enables the X-axis measurement channel when set to 1. The default value is 1.
CTRL_REG2 (21h)
FS bit is used to select Full Scale value. After the device power-up the default full scale value is
+/-2g. In order to obtain a +/-6g full scale it is necessary to set FS bit to ‘1’.
BDU bit is used to inhibit output registers update until both upper and lower register parts are
read. In default mode (BDU= ‘0’) the output register values are updated continuously. If for any
reason it is not sure to read faster than output data rate it is recommended to set BDU bit to ‘1’.
In this way the content of output registers is not updated until both MSB and LSB are read
avoiding to read values related to different sample time.
BLE bit is used to select Big Endian or Little Endian representation for output registers. In Big
Endian’s one MSB acceleration value is located at addresses 28h (X-axis), 2Ah (Y-axis) and
2Ch (Z-axis) while LSB acceleration value is located at addresses 29h (X-axis), 2Bh (Y-axis)
and 2Dh (Z-axis). In Little Endian representation (Default, BLE=‘0‘) the order is inverted (refer
to data register description for more details).
BOOT bit is used to refresh the content of internal registers stored in the flash memory block.
At the device power up the content of the flash memory block is transferred to the internal
registers related to trimming functions to permit a good behavior of the device itself. If for any
reason the content of trimming registers was changed it is sufficient to use this bit to restore
correct values. When BOOT bit is set to ‘1’ the content of internal flash is copied inside
corresponding internal registers and it is used to calibrate the device. These values are factory
FS
BDU
BLE
BOOT
IEN
DRDY
SIM
DAS
Full Scale selection
(0: ±2g; 1: ±6g)
Block Data Update
(0: continuous update; 1: output registers not updated until MSB and LSB reading)
Big/Little Endian selection
(0: little endian; 1: big endian)
Reboot memory content
Interrupt ENable
(0: data ready on RDY pad; 1: int req on RDY pad)
Enable Data-Ready generation
SPI Serial Interface Mode selection
(0: 4-wire interface; 1: 3-wire interface)
Data Alignment Selection
(0: 12 bit right justified; 1: 16 bit left justified)
FS
BDU
BLE
CD00047926
BOOT
IEN
DRDY
SIM
DAS
7 Register Description
27/42

Related parts for LIS3LV02DQ