EPF6010ATC144-3N Altera, EPF6010ATC144-3N Datasheet - Page 36

IC PLD 880 MACROCELL 100MHZ TQFP-144

EPF6010ATC144-3N

Manufacturer Part Number
EPF6010ATC144-3N
Description
IC PLD 880 MACROCELL 100MHZ TQFP-144
Manufacturer
Altera
Series
FLEX 6Kr
Datasheet

Specifications of EPF6010ATC144-3N

No. Of Macrocells
880
No. Of I/o's
102
Global Clock Setup Time
1.6ns
Frequency
100MHz
Supply Voltage Range
3V To 3.6V
Operating Temperature Range
0°C To +70°C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPF6010ATC144-3N
Manufacturer:
ALTERA
0
Company:
Part Number:
EPF6010ATC144-3N
Quantity:
1 300
FLEX 6000 Programmable Logic Device Family Data Sheet
Timing Model
36
The continuous, high-performance FastTrack Interconnect routing
resources ensure predictable performance and accurate simulation and
timing analysis. This predictable performance contrasts with that of
FPGAs, which use a segmented connection scheme and therefore have
unpredictable performance.
Device performance can be estimated by following the signal path from a
source, through the interconnect, to the destination. For example, the
registered performance between two LEs on the same row can be
calculated by adding the following parameters:
The routing delay depends on the placement of the source and destination
LEs. A more complex registered path may involve multiple combinatorial
LEs between the source and destination LEs.
Timing simulation and delay prediction are available with the Simulator
and Timing Analyzer, or with industry-standard EDA tools. The
Simulator offers both pre-synthesis functional simulation to evaluate logic
design accuracy and post-synthesis timing simulation with 0.1-ns
resolution. The Timing Analyzer provides point-to-point timing delay
information, setup and hold time analysis, and device-wide performance
analysis.
Figure 19
routing paths to and from the various elements of the FLEX 6000 device.
LE register clock-to-output delay (t
Routing delay (t
LE LUT delay (t
LE register setup time (t
shows the overall timing model, which maps the possible
DATA_TO_REG
ROW +
t
LOCAL
SU
)
)
)
CO +
t
REG_TO_OUT
Altera Corporation
)

Related parts for EPF6010ATC144-3N