EPM7256BTC100-10 Altera, EPM7256BTC100-10 Datasheet - Page 12
EPM7256BTC100-10
Manufacturer Part Number
EPM7256BTC100-10
Description
IC PLD EEPROM 256 MACROCELL TQFP-100
Manufacturer
Altera
Series
MAX 7000r
Datasheet
1.EPM7256BFC256-7.pdf
(66 pages)
Specifications of EPM7256BTC100-10
Cpld Type
EEPROM
No. Of Macrocells
256
No. Of I/o's
164
Propagation Delay
3.5ns
Global Clock Setup Time
3.3ns
Frequency
90.9MHz
Supply Voltage Range
2.375V To 2.625V
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
EPM7256BTC100-10N
Manufacturer:
ALTERA
Quantity:
170
MAX 7000B Programmable Logic Device Data Sheet
12
Figure 5. MAX 7000B PIA Routing
While the routing delays of channel-based routing schemes in masked or
field-programmable gate arrays (FPGAs) are cumulative, variable, and
path-dependent, the MAX 7000B PIA has a predictable delay. The PIA
makes a design’s timing performance easy to predict.
I/O Control Blocks
The I/O control block allows each I/O pin to be individually configured
for input, output, or bidirectional operation. All I/O pins have a tri-state
buffer that is individually controlled by one of the global output enable
signals or directly connected to ground or V
control block for MAX 7000B devices. The I/O control block has
six or ten global output enable signals that are driven by the true or
complement of two output enable signals, a subset of the I/O pins, or a
subset of the I/O macrocells.
PIA Signals
CC
.
Figure 6
Altera Corporation
shows the I/O
To LAB