ISPLSI2064A-100LJN84 LATTICE SEMICONDUCTOR, ISPLSI2064A-100LJN84 Datasheet - Page 2

IC, PLD, EEPROM 64 MACROCELL 10NS LCC-84

ISPLSI2064A-100LJN84

Manufacturer Part Number
ISPLSI2064A-100LJN84
Description
IC, PLD, EEPROM 64 MACROCELL 10NS LCC-84
Manufacturer
LATTICE SEMICONDUCTOR
Series
IspLSI 2064Ar
Datasheet

Specifications of ISPLSI2064A-100LJN84

Cpld Type
EEPROM
No. Of Macrocells
64
No. Of I/o's
64
Propagation Delay
10ns
Global Clock Setup Time
6.5ns
Frequency
100MHz
Supply Voltage Range
4.75V To 5.25V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISPLSI2064A-100LJN84
Manufacturer:
LATTICE
Quantity:
390
Figure 1. ispLSI 2064/A Functional Block Diagram
The devices also have 64 I/O cells, each of which is
directly connected to an I/O pin. Each I/O cell can be
individually programmed to be a combinatorial input,
output or bi-directional I/O pin with 3-state control. The
signal levels are TTL compatible voltages and the output
drivers can source 4 mA or sink 8 mA. Each output can
be programmed independently for fast or slow output
slew rate to minimize overall output switching noise.
Eight GLBs, 32 I/O cells, two dedicated inputs and two
ORPs are connected together to make a Megablock
(Figure 1). The outputs of the eight GLBs are connected
to a set of 32 universal I/O cells by two ORPs. Each ispLSI
2064 and 2064A device contains two Megablocks.
Functional Block Diagram
MODE/IN 1
SDI/IN 0
RESET
I/O 10
I/O 11
I/O 12
I/O 13
I/O 14
I/O 15
ispEN
I/O 0
I/O 1
I/O 2
I/O 3
I/O 4
I/O 5
I/O 6
I/O 7
I/O 8
I/O 9
Megablock
A0
A1
A2
A3
A4
Output Routing Pool (ORP)
B7
A5
Global Routing Pool
Output Routing Pool (ORP)
Input Bus
(GRP)
B6
2
A6
Input Bus
The GRP has as its inputs, the outputs from all of the
GLBs and all of the inputs from the bi-directional I/O cells.
All of these signals are made available to the inputs of the
GLBs. Delays through the GRP have been equalized to
minimize timing skew.
Clocks in the ispLSI 2064 and 2064A devices are se-
lected using the dedicated clock pins. Three dedicated
clock pins (Y0, Y1, Y2) or an asynchronous clock can be
selected on a GLB basis. The asynchronous or Product
Term clock can be generated in any GLB for its own clock.
Specifications ispLSI 2064/A
B5
A7
B4
B2
B0
B3
B1
Blocks (GLBs)
Generic Logic
0139B(1)isp/2064
SCLK/IN 3
SDO/IN 2
I/O 47
I/O 46
I/O 45
I/O 44
I/O 43
I/O 42
I/O 41
I/O 40
I/O 39
I/O 38
I/O 37
I/O 36
I/O 35
I/O 34
I/O 33
I/O 32

Related parts for ISPLSI2064A-100LJN84