IS42S16320B-7TLI INTEGRATED SILICON SOLUTION (ISSI), IS42S16320B-7TLI Datasheet - Page 2

no-image

IS42S16320B-7TLI

Manufacturer Part Number
IS42S16320B-7TLI
Description
SDRAM, IND, 32M X 16, 3V, 54TSOP2
Manufacturer
INTEGRATED SILICON SOLUTION (ISSI)
Datasheet

Specifications of IS42S16320B-7TLI

Access Time
5.4ns
Page Size
512Mbit
Memory Case Style
TSOP-2
No. Of Pins
54
Operating Temperature Range
-40°C To +85°C
Memory Type
DRAM - Synchronous
Memory Configuration
4 BLK (8M X 16)
Interface Type
LVTTL
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IS42S16320B-7TLI
Manufacturer:
ISSI
Quantity:
5 530
Part Number:
IS42S16320B-7TLI
Manufacturer:
ISSI
Quantity:
1 000
of the x8's 134,217,728-bit banks is organized as 8,192
rows by 2048 columns by 8 bits.
The 512Mb SDRAM includes an AUTO REFRESH MODE,
and a power-saving, power-down mode. All signals are
registered on the positive edge of the clock signal, CLK.
All inputs and outputs are LVTTL compatible.
The 512Mb SDRAM has the ability to synchronously burst
data at a high data rate with automatic column-address
generation, the ability to interleave between internal banks
to hide precharge time and the capability to randomly
change column addresses on each clock cycle during
burst access.
IS42S86400B, IS42/45S16320B
DEVICE OVERVIEW
The 512Mb SDRAM is a high speed CMOS, dynamic
random-access memory designed to operate in 3.3V V
and 3.3V V
bits. Internally configured as a quad-bank DRAM with a
synchronous interface. Each 134,217,728-bit bank is or-
ganized as 8,192 rows by 1024 columns by 16 bits. Each
2
FUNCTIONAL BLOCK DIAGRAM (FOR 8MX16X4 BANKS SHOWN)
CKE
RAS
CAS
A10
A12
CLK
BA0
BA1
A11
WE
CS
A9
A8
A7
A6
A5
A4
A3
A2
A1
A0
ddq
memory systems containing 536,870,912
GENERATOR
COMMAND
DECODER
13
CLOCK
&
ADDRESS
LATCH
ROW
10
ADDRESS BUFFER
BURST COUNTER
ADDRESS LATCH
REGISTER
MODE
COLUMN
COLUMN
13
13
CONTROLLER
COUNTER
REFRESH
REFRESH
CONTROLLER
REFRESH
ADDRESS
BUFFER
dd
SELF
ROW
A self-timed row precharge initiated at the end of the burst
sequence is available with the AUTO PRECHARGE function
enabled. Precharge one bank while accessing one of the
other three banks will hide the precharge cycles and provide
seamless, high-speed, random-access operation.
SDRAM read and write accesses are burst oriented starting
at a selected location and continuing for a programmed
number of locations in a programmed sequence. The
registration of an ACTIVE command begins accesses,
followed by a READ or WRITE command. The ACTIVE
command in conjunction with address bits registered are
used to select the bank and row to be accessed (BA0,
BA1 select the bank; A0-A12 select the row). The READ
or WRITE commands in conjunction with address bits
registered are used to select the starting column location
for the burst access.
Programmable READ or WRITE burst lengths consist of
1, 2, 4 and 8 locations or full page, with a burst terminate
option.
Integrated Silicon Solution, Inc. — www.issi.com
BANK CONTROL LOGIC
13
8192
16
16
8192
8192
8192
DATA OUT
10
BUFFER
BUFFER
DATA IN
(x 16)
1024
COLUMN DECODER
SENSE AMP I/O GATE
MEMORY CELL
BANK 0
16
16
ARRAY
2
DQML
DQMH
DQ 0-15
V
V
DD
ss
/V
/V
ss
DDQ
Q
04/08/2011
Rev. G

Related parts for IS42S16320B-7TLI