IS43DR16160A-37CBL INTEGRATED SILICON SOLUTION (ISSI), IS43DR16160A-37CBL Datasheet - Page 32

no-image

IS43DR16160A-37CBL

Manufacturer Part Number
IS43DR16160A-37CBL
Description
SDRAM, DDR2, 16M X 16, 1.8V, 84BGA
Manufacturer
INTEGRATED SILICON SOLUTION (ISSI)
Datasheet

Specifications of IS43DR16160A-37CBL

Access Time
450ps
Page Size
256Mbit
Memory Case Style
BGA
No. Of Pins
84
Memory Type
SDRAM
Memory Configuration
4 BLK (4M X 16)
Operating Temperature Range
0°C To +70°C
Frequency
266MHz
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IS43DR16160A-37CBL
Manufacturer:
ISSI
Quantity:
1 000
Part Number:
IS43DR16160A-37CBL
Manufacturer:
ISSI, Integrated Silicon Solution Inc
Quantity:
10 000
Part Number:
IS43DR16160A-37CBL-TR
Manufacturer:
ISSI
Quantity:
1 000
Part Number:
IS43DR16160A-37CBLI
Manufacturer:
ISSI
Quantity:
1 000
Part Number:
IS43DR16160A-37CBLI
Manufacturer:
ISSI, Integrated Silicon Solution Inc
Quantity:
10 000
Part Number:
IS43DR16160A-37CBLI
Manufacturer:
ISSI
Quantity:
20 000
IS43/46DR83200A, IS43/46DR16160A
FUNCTIONAL DESCRIPTION
Power-up and Initialization
DDR2 SDRAMs must be powered up and initialized in a predefined manner. Operational procedures other than those
specified may result in undefined operation. For DDR2 SDRAMs, both bits BA0 and BA1 must be decoded for Mode/
Extended Mode Register Set (MRS/EMRS) commands. Users must initialize all four Mode Registers. The registers
may be initialized in any order.
Power-up and Initialization Sequence
The following sequence is required for Power-up and Initialization.
a) Either one of the following sequence is required for Power-up.
a1) While applying power, attempt to maintain CKE below 0.2 x VDDQ and ODT*1 at a LOW state (all other
- VDD, VDDL and VDDQ are driven from a single power converter output, AND
- VTT is limited to 0.95V max, AND
- VREF tracks VDDQ/2, VREF must be within +/- 300mV with respect to VDDQ/2 during supply ramp time.
- VDDQ ≥ VREF must be met at all times.
a2) While applying power, attempt to maintain CKE below 0.2 x VDDQ and ODT*1 at a LOW state, all other inputs
- Apply VDD/VDDL before or at the same time as VDDQ.
- VDD/VDDL voltage ramp time must be no greater than 200ms from when VDD ramps from 300mV to VDD min
- Apply VDDQ before or at the same time as VTT.
- The VDDQ voltage ramp time from when VDD min is achieved on VDD to when VDDQ min is achieved on VDDQ
- VREF must track VDDQ/2, VREF must be within +/- 300mv with respect to VDDQ/2 during supply ramp time.
- VDDQ ≥ VREF must be met at all times.
- Apply VTT.
- The VTT voltage ramp time from when VDDQ min is achieved on VDDQ to when VTT min is achieved on VTT must
b) Start clock and maintain stable condition.
c) For the minimum of 200ms after stable power (VDD, VDDL, VDDQ, VREF and VTT are between their minimum and
maximum values as stated in "Recommended DC operating conditions" (SSTL_1.8)) and stable clock (CK, CK), then
apply NOP or Deselect & take CKE HIGH.
d) Wait minimum of 400ns then issue precharge all command. NOP or Deselect applied during 400 ns period.
e) Issue an EMRS command to EMR(2).
32
inputs may be undefined.) The VDD voltage ramp time must be no greater than 200 ms from when VDD ramps
from 300 mV to VDD min; and during the VDD voltage ramp, |VDD-VDDQ| ≤ 0.3 volts. Once the ramping of the
supply voltages is complete (when VDDQ crosses VDDQ min), the supply voltage specifications provided in
"Recommended DC operating conditions" (SSTL_1.8), prevail.
may be undefined, voltage levels at I/Os and outputs must be less than VDDQ during voltage ramp time to avoid
DRAM latch-up. During the ramping of the supply voltages, VDD ≥ VDDL ≥ VDDQ must be maintained and is
applicable to both AC and DC levels until the ramping of the supply voltages is complete, which is when VDDQ
crosses VDDQ min. Once the ramping of the supply voltages is complete, the supply voltage specifications provided
in "Recommended DC operating conditions" (SSTL_1.8), prevail.
must be no greater than 500ms.
(Note: While VDD is ramping, current may be supplied from VDD through the DRAM to VDDQ.)
be no greater than 500ms.
Integrated Silicon Solution, Inc. — www.issi.com
04/08/2011
Rev.  A

Related parts for IS43DR16160A-37CBL