CAT25128VI-GT3 CATALYST SEMICONDUCTOR, CAT25128VI-GT3 Datasheet - Page 7

no-image

CAT25128VI-GT3

Manufacturer Part Number
CAT25128VI-GT3
Description
IC, EEPROM, 128KBIT, SERIAL 10MHZ SOIC-8
Manufacturer
CATALYST SEMICONDUCTOR
Datasheet

Specifications of CAT25128VI-GT3

Memory Size
128Kbit
Memory Configuration
16K X 8
Ic Interface Type
SPI
Clock Frequency
10MHz
Supply Voltage Range
1.8V To 5.5V
Memory Case Style
SOIC
No. Of Pins
8
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CAT25128VI-GT3
Manufacturer:
ON Semiconductor
Quantity:
5 700
Part Number:
CAT25128VI-GT3
Manufacturer:
ON/安森美
Quantity:
20 000
Part Number:
CAT25128VI-GT3
0
Company:
Part Number:
CAT25128VI-GT3
Quantity:
198
Byte Write
sequence, by sending a WRITE instruction, a 16−bit address
and data as shown in Figure 5. Only 14 significant address
bits are used by the CAT25128. The rest are don’t care bits,
as shown in Table 11. Internal programming will start after
the low to high CS transition. During an internal write cycle,
all commands, except for RDSR (Read Status Register) will
be ignored. The RDY bit will indicate if the internal write
cycle is in progress (RDY high), or the device is ready to
accept commands (RDY low).
Table 11. BYTE ADDRESS
CAT25128
Once the WEL bit is set, the user may execute a write
SCK
SCK
SO
CS
SO
CS
SI
SI
Dashed Line = mode (1, 1)
Dashed Line = mode (1, 1)
Device
0
0
0
0
0
0
1
1
0
0
2
HIGH IMPEDANCE
2
0
0
3
3
OPCODE
OPCODE
0
0
4
4
Address Significant Bits
0
0
5
5
1
1
6
A13 − A0
6
0
0
Figure 6. Page WRITE Timing
Figure 5. Byte WRITE Timing
7
7
A
A
N
N
8
8
BYTE ADDRESS*
BYTE ADDRESS*
http://onsemi.com
HIGH IMPEDANCE
21 22 23 24 25 26 27
21 22 23 24−31 32−39
7
Page Write
may continue sending data, up to a total of 64 bytes,
according to timing shown in Figure 6. After each data byte,
the lower order address bits are automatically incremented,
while the higher order address bits (page address) remain
unchanged. If during this process the end of page is
exceeded, then loading will “roll over” to the first byte in the
page, thus possibly overwriting previously loaded data.
Following completion of the write cycle, the CAT25128 is
automatically returned to the write disable state.
Address Don’t Care Bits
A
A
After sending the first data byte to the CAT25128, the host
0
0
Byte 1
D7 D6 D5 D4 D3 D2 D1 D0
Data
A15 − A14
* Please check the Byte Address Table (Table 11)
* Please check the Byte Address Table (Table 11)
Byte 2
Data
DATA IN
Byte 3
DATA IN
Data
24+(N−1)x8−1 .. 24+(N−1)x8
28
Data Byte N
7..1
29 30 31
# Address Clock Pulses
0
24+Nx8−1
16

Related parts for CAT25128VI-GT3