S25FL016K0XMFI041 Spansion Inc., S25FL016K0XMFI041 Datasheet - Page 54

no-image

S25FL016K0XMFI041

Manufacturer Part Number
S25FL016K0XMFI041
Description
MEMORY, FLASH, 16M, 3V, SPI, 8SOIC
Manufacturer
Spansion Inc.
Datasheet

Specifications of S25FL016K0XMFI041

Memory Size
16Mbit
Clock Frequency
104MHz
Supply Voltage Range
2.7V To 3.6V
Memory Case Style
SO
No. Of Pins
8
Operating Temperature Range
-40°C To +85°C
Interface
SPI
Memory Type
RoHS Compliant
Memory Configuration
8K X 256 Bytes
Interface Type
SPI
Rohs Compliant
Yes
7.33
54
Erase Security Registers (44h)
The S25FL016K offers three 256-byte Security Registers which can be erased and programmed individually.
These registers may be used by the system manufacturers to store security and other important information
separately from the main memory array.
The Erase Security Register instruction is similar to the Sector Erase instruction. A Write Enable instruction
must be executed before the device will accept the Erase Security Register Instruction (Status Register bit
WEL must equal 1). The instruction is initiated by driving the CS# pin low and shifting the instruction code
“44h” followed by a 24-bit address (A23-A0) to erase one of the three security registers.
The Erase Security Register instruction sequence is shown in
after the eighth bit of the last byte has been latched. If this is not done the instruction will not be executed.
After CS# is driven high, the self-timed Erase Security Register operation will commence for a time duration
of t
the Read Status Register instruction may still be accessed for checking the status of the BUSY bit. The BUSY
bit is a 1 during the erase cycle and becomes a 0 when the cycle is finished and the device is ready to accept
other instructions again. After the Erase Security Register cycle has finished the Write Enable Latch (WEL) bit
in the Status Register is cleared to 0. The Security Register Lock Bits (LB3-1) in the Status Register-2 can be
used to OTP protect the security registers. Once a lock bit is set to 1, the corresponding security register will
be permanently locked, and an Erase Security Register instruction to that register will be ignored (see
Security Register Lock Bits (LB3, LB2, LB1) on page
SE
(see
Security Register #1
Security Register #2
Security Register #3
CLK
CS#
SO
AC Electrical Characteristics on page
SI
ADDRESS
Mode 3
Mode 0
= MSB
Figure 7.37 Erase Security Registers Instruction Sequence
0
D a t a
1
2
Instruction (44h)
S25FL016K
3
S h e e t
A23-16
00h
00h
00h
High Impedance
4
5
59). While the Erase Security Register cycle is in progress,
15).
6
( P r e l i m i n a r y )
7
0 0 0 1 b
0 0 1 0 b
0 0 1 1 b
A15-12
23
8
Figure
22
9
24-bit Address
7.37. The CS# pin must be driven high
S25FL016K_00_02 September 8, 2010
2
29
0 0 0 0 b
0 0 0 0 b
0 0 0 0 b
A11-8
1
30
0
31
Mode 3
Mode 0
Don’t Care
Don’t Care
Don’t Care
A7-0

Related parts for S25FL016K0XMFI041