FM25640-G Ramtron, FM25640-G Datasheet - Page 2

IC, FRAM, 64KBIT, 5MHZ, SOIC-8

FM25640-G

Manufacturer Part Number
FM25640-G
Description
IC, FRAM, 64KBIT, 5MHZ, SOIC-8
Manufacturer
Ramtron
Datasheet

Specifications of FM25640-G

Memory Size
64Kbit
Memory Configuration
8K X 8
Ic Interface Type
Serial, SPI
Supply Voltage Range
4.5V To 5.5V
Memory Case Style
SOIC
No. Of Pins
8
Operating Temperature Range
-40°C To +85°C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
FM25640-G
Quantity:
5 510
Part Number:
FM25640-G
Manufacturer:
RAMTRON
Quantity:
13
Part Number:
FM25640-G
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Part Number:
FM25640-GTR
Manufacturer:
RAMTRON
Quantity:
9 999
Part Number:
FM25640-GTR
Manufacturer:
RAMTRON
Quantity:
8 539
Part Number:
FM25640-GTR
Manufacturer:
RAMTRON
Quantity:
20 000
Pin Description
Rev. 3.2
Feb. 2011
Pin Name
/CS
SCK
/HOLD
/WP
SI
SO
VDD
VSS
HOLD
SCK
WP
CS
Supply
Output
Supply
Input
Input
Input
Input
Input
I/O
Pin Description
Chip Select: Enables and disables the device. When /CS is high, the output pin SO is hi-
Z, all other inputs are ignored, and the device remains in a low-power standby mode.
When /CS is low, the part will respond to the SCK signal. A falling edge on /CS must
occur for every op-code.
Serial Clock: All I/O activity is synchronized to the serial clock. Inputs are latched on the
rising edge and outputs occur on the falling edge. The device is static so the clock
frequency may be any value between 0 and 5 MHz and may be interrupted at any time.
Hold: The /HOLD signal is used when the host CPU must interrupt a memory operation
for another task. Asserting the /HOLD signal low pauses the current operation. The
device ignores SCK and /CS. All transitions on /HOLD must occur while SCK is low.
Write Protect: This pin prevents write operations to the status register. This is critical
since other write protection features are controlled through the status register. A
complete explanation of write protection is provided below. *Note that the function of
/WP is different from the FM25040 where it prevents all writes to the part.
Serial Input: SI is the data input pin. It is sampled on the rising edge of SCK and is
ignored otherwise. It should always be driven to a valid logic level to meet IDD
specifications.
* SI may be connected to SO for a single pin data interface.
Serial Output: SO is the data output pin. It is driven during read cycles and remains hi-Z
at all other times including when HOLD\ is low. Data transitions are driven on the falling
edge of the serial clock.
* SO can be connected to SI for a single pin data interface since the part communicates
in half-duplex.
Supply Voltage: 5V
Ground
Instruction Register
Instruction Decode
Address Register
Clock Generator
Control Logic
Write Protect
Counter
Figure 1. Block Diagram
13
Nonvolatile Status
Data I/O Register
FRAM Array
2,048 x 32
Register
3
8
FM25640
SO
2 of 13

Related parts for FM25640-G