CS5507-AP Cirrus Logic Inc, CS5507-AP Datasheet - Page 9

no-image

CS5507-AP

Manufacturer Part Number
CS5507-AP
Description
A/D Converter (A-D) IC
Manufacturer
Cirrus Logic Inc
Datasheets

Specifications of CS5507-AP

Sample Rate
100SPS
Input Channels Per Adc
1
Mounting Type
Through Hole
No. Of Channels
1
Power Rating
3.2mW
Supply Voltage Min
4.5V
Peak Reflow Compatible (260 C)
No
Rohs Compliant
No
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS5507-AP
Manufacturer:
CRYSTAL
Quantity:
96
5V SWITCHING CHARACTERISTICS
VA- = -5V ± 10%; Input Levels: Logic 0 = 0V, Logic 1 = VD+; C
Notes: 16. If CS is returned high before all data bits are output, the SDATA and SCLK outputs will complete the
DS59F4
DS59F5
SSC Mode (M/SLP = VD+)
Access Time:
SDATA Delay Time:
SCLK Delay Time
Serial Clock (Out)
Output Float Delay:
SEC Mode (M/SLP = DGND)
Serial Clock (In)
Serial Clock (In)
Access Time:
Maximum Delay time:
Output Float Delay:
17. If CS is activated asynchronously to DRDY, CS will not be recognized if it occurs when DRDY is high
18. SDATA transitions on the falling edge of SCLK. Note that a rising SCLK must occur to enable the
current data bit and then go to high impedance.
for 2 clock cycles. The propagation delay time may be as great as 2 f clk cycles plus 200 ns. To
guarantee proper clocking of SDATA when using asynchronous CS, SCLK(i) should not be taken high
sooner than 2 f clk + 200 ns after CS goes low.
serial port shifting mechanism before falling edges can be recognized.
CS Low to SDATA out (DRDY = low)
Parameter
CS high to output Hi-Z (Note 16)
CS high to output Hi-Z (Note 16)
DRDY falling to MSB (CS = low)
CS Low to data valid (Note 17)
SDATA MSB bit to SCLK rising
SCLK falling to next SDATA bit
SCLK falling to new SDATA bit
SCLK falling to SDATA Hi-Z
SCLK rising to SDATA Hi-Z
Pulse Width High
Pulse Width High
Pulse Width Low
Pulse Width Low
(Note 18)
(T
A
= T
MIN
Symbol
t
t
f
t
L
t
t
t
t
csd1
csd2
t
t
t
t
t
t
t
dd1
ph1
sclk
ph2
dd2
cd1
dfd
fd1
fd2
fd3
fd4
pl1
pl2
to T
= 50 pF.) (Note 2)
MAX;
Min
200
200
VA+, VD+ = 5V ± 10%;
0
-
-
-
-
-
-
-
-
-
-
-
-
2/f
1/f
1/f
1/f
1/f
Typ
150
160
80
60
60
-
-
-
-
-
clk
clk
clk
clk
clk
CS5505/6/7/8
CS5505/6/7/8
2/fclk
3/f
2/f
Max
250
200
310
150
300
2.5
-
-
-
-
-
-
clk
clk
Units
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
9
9

Related parts for CS5507-AP