PIC12F675T-E/SN Microchip Technology, PIC12F675T-E/SN Datasheet - Page 26

no-image

PIC12F675T-E/SN

Manufacturer Part Number
PIC12F675T-E/SN
Description
IC,MICROCONTROLLER,8-BIT,PIC CPU,CMOS,SOP,8PIN,PLASTIC
Manufacturer
Microchip Technology
Series
PIC® 12Fr

Specifications of PIC12F675T-E/SN

Rohs Compliant
YES
Core Processor
PIC
Core Size
8-Bit
Speed
20MHz
Peripherals
POR, WDT
Number Of I /o
5
Program Memory Size
1.75KB (1K x 14)
Program Memory Type
FLASH
Eeprom Size
128 x 8
Ram Size
64 x 8
Voltage - Supply (vcc/vdd)
2 V ~ 5.5 V
Data Converters
A/D 4x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 125°C
Package / Case
8-SOIC (3.9mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Connectivity
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
PIC12F675-E/SNTR
PIC12F675T-E/SNTR
PIC12F675T-E/SNTR

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC12F675T-E/SN
Manufacturer:
MICROCHIP
Quantity:
12 000
Part Number:
PIC12F675T-E/SN
Manufacturer:
MICROCHI
Quantity:
20 000
Part Number:
PIC12F675T-E/SN
0
PIC12F629/675
3.3.5
Figure 3-4 shows the diagram for this pin. The GP4 pin
is configurable to function as one of the following:
• a general purpose I/O
• an analog input for the A/D (PIC12F675 only)
• a TMR1 gate input
• a crystal/resonator connection
• a clock output
FIGURE 3-4:
DS41190G-page 26
TRISIO
TRISIO
Data Bus
PORT
PORT
Interrupt-on-Change
WPU
WPU
Note 1: CLK modes are XT, HS, LP, LPTMR1 and CLKOUT
WR
WR
WR
WR
IOC
IOC
RD
RD
RD
RD
2: With CLKOUT option.
Enable.
D
D
D
D
To TMR1 T1G
To A/D Converter
CK
CK
CK
CK
GP4/AN3/T1G/OSC2/CLKOUT
Q
Q
Q
Q
Q
Q
Q
Q
Input Mode
BLOCK DIAGRAM OF GP4
Analog
F
OSC1
OSC
INTOSC/
RC/EC
CLKOUT
CLKOUT
Enable
Enable
Input Mode
/4
GPPU
CLKOUT
Analog
Enable
RD PORT
Oscillator
(2)
Modes
Q
Q
1
0
CLK
Circuit
EN
EN
(1)
D
D
V
DD
Weak
V
V
DD
SS
I/O pin
3.3.6
Figure 3-5 shows the diagram for this pin. The GP5 pin
is configurable to function as one of the following:
• a general purpose I/O
• a TMR1 clock input
• a crystal/resonator connection
• a clock input
FIGURE 3-5:
TRISIO
Data Bus
PORT
PORT
WPU
WPU
TRISIO
Interrupt-on-Change
IOC
IOC
WR
WR
WR
WR
RD
RD
RD
RD
Note
D
D
D
D
1: Timer1 LP Oscillator enabled
2: When using Timer1 with LP oscillator, the Schmitt
To TMR1 or CLKGEN
CK
CK
CK
CK
GP5/T1CKI/OSC1/CLKIN
Trigger is by-passed.
Q
Q
Q
Q
Q
Q
Q
Q
BLOCK DIAGRAM OF GP5
INTOSC
 2010 Microchip Technology Inc.
Mode
OSC2
INTOSC
GPPU
Mode
TMR1LPEN
RD PORT
Oscillator
Q
Q
Circuit
EN
EN
D
D
(1)
V
DD
Weak
V
V
DD
SS
I/O pin
(2)

Related parts for PIC12F675T-E/SN