PIC16F631-I/ML Microchip Technology, PIC16F631-I/ML Datasheet - Page 6

IC,MICROCONTROLLER,8-BIT,PIC CPU,CMOS,LLCC,20PIN,PLASTIC

PIC16F631-I/ML

Manufacturer Part Number
PIC16F631-I/ML
Description
IC,MICROCONTROLLER,8-BIT,PIC CPU,CMOS,LLCC,20PIN,PLASTIC
Manufacturer
Microchip Technology
Series
PIC® 16Fr

Specifications of PIC16F631-I/ML

Rohs Compliant
YES
Core Processor
PIC
Core Size
8-Bit
Speed
20MHz
Peripherals
Brown-out Detect/Reset, POR, WDT
Number Of I /o
18
Program Memory Size
1.75KB (1K x 14)
Program Memory Type
FLASH
Eeprom Size
128 x 8
Ram Size
64 x 8
Voltage - Supply (vcc/vdd)
2 V ~ 5.5 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
20-VQFN Exposed Pad, 20-HVQFN, 20-SQFN, 20-DHVQFN
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
658-1047-5 - BOARD EVALUATION ACCESSTOUCHAC164324 - MODULE SKT FOR MPLAB 8DFN/16QFNAC162061 - HEADER INTRFC MPLAB ICD2 20PINDVA1004 - DEVICE ADAPTER 8/14/20DIP
Data Converters
-
Connectivity
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
PIC16F631/677/685/687/689/690
2. Module: SSP (PIC16F687/689/690 only)
2.1 SSP module does not recognize first Start bit
EXAMPLE 1:
DS80243M-page 6
MOVLW
MOVWF
MOVLW
MOVWF
received.
In any of the I
to recognize the first Start bit received after a
transition from module disable to module enable.
Subsequent Stop bits and Start bits are detected
properly.
Work around
Enable the SSP module in SSPMSK Access mode
before changing the mode to the desired I
operation.
Fix
Rev. A6 Silicon and later revisions.
Affected Silicon Revisions
PIC16F677
PIC16F687/PIC16F689/PIC16F690
A1
A3
X
B’00111001’
SSPCON
B’00110110’
SSPCON
A4
X
2
A5
C™ modes, the SSP module will fail
X
CODE EXAMPLE
A6
;Module enable, clock
;enable, SSPMSK access.
;Optionally load
;address mask value
;into SSPMSK register.
;Module enable, clock
;enable, 7-bit address
;I
2
C slave.
2
C
2.2 Under certain conditions, the SSPIF flag sets
on reception of the first byte.
• On reception of the first byte modify the SSPM
Fix
None.
Affected Silicon Revisions
PIC16F677
PIC16F687/PIC16F689/PIC16F690
Work around
When all of the following conditions are met:
• The module is configured as a SPI slave
• CKP = 1
• CKE = 1
• Multiple bytes are sent with the SS line
The SSPIF flag will only be set on reception of the
first byte and the following bytes will not be
correctly received.
• Toggle the SS line between bytes
or
A1
A3
X
X
bits in the SSPCON register to configure the
module as a SPI slave with SS pin disabled.
Then restore the SSPM bits to the configuration
for SPI slave with SS pin enabled. The module
is then ready for reception of the following byte.
remaining low between bytes
A4
X
A5
X
 2010 Microchip Technology Inc.
A6
X

Related parts for PIC16F631-I/ML