USBN9604-28M National Semiconductor, USBN9604-28M Datasheet - Page 38

Special Function IC

USBN9604-28M

Manufacturer Part Number
USBN9604-28M
Description
Special Function IC
Manufacturer
National Semiconductor
Datasheet

Specifications of USBN9604-28M

Peak Reflow Compatible (260 C)
No
Leaded Process Compatible
No
Mounting Type
Surface Mount
Package / Case
28-WSOIC
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
USBN9604-28M
Manufacturer:
NS
Quantity:
1 000
Part Number:
USBN9604-28M
Manufacturer:
NS/国半
Quantity:
20 000
Part Number:
USBN9604-28M/NOPB
Manufacturer:
Freescale
Quantity:
2 314
Part Number:
USBN9604-28M/NOPB
Manufacturer:
TI/德州仪器
Quantity:
20 000
Part Number:
USBN9604-28MX
Manufacturer:
ST
0
Part Number:
USBN9604-28MX
Manufacturer:
NS/国半
Quantity:
20 000
Part Number:
USBN9604-28MX/NOPB
Manufacturer:
NS21
Quantity:
1 495
Part Number:
USBN9604-28MX/NOPB
Manufacturer:
TI/德州仪器
Quantity:
20 000
Company:
Part Number:
USBN9604-28MX/NOPB
Quantity:
39
www.national.com
7.0 Register Set
7.2.5
This register sets the device function address. The different endpoint numbers are set for each endpoint individually via the
Endpoint Control registers.
AD
Address. This field holds the 7-bit function address used to transmit and receive all tokens addressed to the device.
AD_EN
Address Enable. When set to 1, bits AD6-0 are used in address comparison (see Section 6.2 for a description). When
cleared, the device does not respond to any token on the USB bus.
Note: If the DEF bit in the Endpoint Control 0 register is set, Endpoint 0 responds to the default address.
7.2.6
DSRC
DMA Source. The DMA source bit field holds the binary-encoded value that specifies which of the endpoints, 1 to 6, is en-
abled for DMA support. The DSRC bits are cleared on reset. Table 7 summarizes the DSRC bit settings.
DMOD
DMA Mode. This bit specifies when a DMA request is issued. If reset, a DMA request is issued on transfer completion. For
transmit endpoints EP1, EP3 and EP5, the data is completely transferred as indicated by the TX_DONE bit (to fill the FIFO
with new transmit data). For receive endpoints EP2, EP4 and EP6, this is indicated by the RX_LAST bit. When the DMOD
bit is set, a DMA request is issued when the respective FIFO warning bit is set. The DMOD bit is cleared on reset.
Function Address Register (FAR)
DMA Control Register (DMACNTRL)
DEN
bit 7
r/w
AD_EN
0
bit 7
r/w
0
(Continued)
IGNRXTGL
bit 6
r/w
0
bit 6
0
DTGL
bit 5
2
0
0
0
0
1
1
1
r/w
0
bit 5
Table 7. DSRC Bit Description
0
DSRC
1
0
0
1
1
0
0
1
ADMA
bit 4
r/w
bit 4
0
0
0
0
1
0
1
0
1
x
38
DMOD
AD6-0
bit 3
bit 3
r/w
r/w
0
Endpoint No.
0
Reserved
1
2
3
4
5
6
bit 2
bit 2
0
0
DSRC2-0
bit 1
bit 1
r/w
0
bit 0
bit 0
0
0

Related parts for USBN9604-28M