5M2210ZF256C5N Altera, 5M2210ZF256C5N Datasheet - Page 150

no-image

5M2210ZF256C5N

Manufacturer Part Number
5M2210ZF256C5N
Description
ALTERA
Manufacturer
Altera
Series
MAX Vr

Specifications of 5M2210ZF256C5N

Cpld Type
FLASH
No. Of Macrocells
1700
No. Of I/o's
271
Propagation Delay
7.5ns
Global Clock Setup Time
4.6ns
Frequency
201.1MHz
Supply Voltage Range
1.71V To 1.89V
Programmable Type
In System Programmable
Delay Time Tpd(1) Max
7.0ns
Voltage Supply - Internal
1.71 V ~ 1.89 V
Number Of Logic Elements/blocks
2210
Number Of Macrocells
1700
Number Of Gates
-
Number Of I /o
203
Operating Temperature
0°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
256-LBGA
Rohs Compliant
Yes
Lead Free Status / Rohs Status
Vendor undefined / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
5M2210ZF256C5N
Manufacturer:
INTEL22
Quantity:
502
Part Number:
5M2210ZF256C5N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
5M2210ZF256C5N
Manufacturer:
ALTERA
0
Part Number:
5M2210ZF256C5N
Manufacturer:
ALTERA
0
Part Number:
5M2210ZF256C5N
Manufacturer:
ALTERA
0
Part Number:
5M2210ZF256C5N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
5M2210ZF256C5N
0
8–4
MAX V Device Handbook
Boundary-Scan Cells of a MAX V Device I/O Pin
Figure 8–3
Std. 1149.1 device.
Figure 8–3. Boundary-Scan Register
Except for the four JTAG pins and power pins, you can use all the pins of a MAX V
device (including clock pins) as user I/O pins and have a BSC. The 3-bit BSC consists
of a set of capture registers and a set of update registers. The capture registers can
connect to internal device data through the OUTJ and OEJ signals, while the update
registers connect to external data through the PIN_OUT and PIN_OE signals. The TAP
controller internally generates the SHIFT, CLOCK, and UPDATE global control signals for
the IEEE Std. 1149.1 BST registers; a decode of the instruction register generates the
MODE signal. The data signal path for the boundary-scan register runs from the serial
data in (SDI) signal to the serial data out (SDO) signal. The scan register begins at the
TDI pin and ends at the TDO pin of the device.
shows how test data is serially shifted around the periphery of the IEEE
TDI
TMS
TAP Controller
Internal Logic
TCK
Chapter 8: JTAG Boundary-Scan Testing in MAX V Devices
TDO
IEEE Std. 1149.1 Boundary-Scan Register
Each peripheral
element is either an
I/O pin, dedicated
input pin, or
dedicated
configuration pin.
December 2010 Altera Corporation

Related parts for 5M2210ZF256C5N