AD9216BCPZ-105 Analog Devices Inc, AD9216BCPZ-105 Datasheet

IC,A/D CONVERTER,DUAL,10-BIT,CMOS,LLCC,64PIN

AD9216BCPZ-105

Manufacturer Part Number
AD9216BCPZ-105
Description
IC,A/D CONVERTER,DUAL,10-BIT,CMOS,LLCC,64PIN
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD9216BCPZ-105

Number Of Bits
10
Sampling Rate (per Second)
105M
Data Interface
Parallel
Number Of Converters
2
Power Dissipation (max)
330mW
Voltage Supply Source
Single Supply
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
64-LFCSP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
AD9216-80PCBZ - BOARD EVAL FOR AD9216 80MSPSAD9216-105PCBZ - BOARD EVAL FOR AD9216 105MSPS
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9216BCPZ-105
Manufacturer:
ADI
Quantity:
270
Part Number:
AD9216BCPZ-105
Manufacturer:
ADI/亚德诺
Quantity:
20 000
FEATURES
Integrated dual 10-bit ADC
Single 3 V supply operation
SNR = 57.6 dBc (to Nyquist, AD9216-105)
SFDR = 74 dBc (to Nyquist, AD9216-105)
Low power: 150 mW/ch at 105 MSPS
Differential input with 300 MHz 3 dB bandwidth
Exceptional crosstalk immunity < -80 dB
Offset binary or twos complement data format
Clock duty cycle stabilizer
APPLICATIONS
Ultrasound equipment
IF sampling in communications receivers
Battery-powered instruments
Hand-held scopemeters
Low cost digital oscilloscopes
GENERAL DESCRIPTION
The AD9216 is a dual, 3 V, 10-bit, 105 MSPS analog-to-digital
converter (ADC). It features dual high performance sample-
and-hold amplifiers (SHAs) and an integrated voltage reference.
The AD9216 uses a multistage differential pipelined archi-
tecture with output error correction logic to provide 10-bit
accuracy and guarantee no missing codes over the full
operating temperature range at up to 105 MSPS data rates.
The wide bandwidth, differential SHA allows for a variety of
user selectable input ranges and offsets, including single-ended
applications. The AD9216 is suitable for various applications,
including multiplexed systems that switch full-scale voltage
levels in successive channels and for sampling inputs at
frequencies well beyond the Nyquist rate.
Dual single-ended clock inputs are used to control all internal
conversion cycles. A duty cycle stabilizer is available on the
AD9216 and can compensate for wide variations in the clock
duty cycle, allowing the converters to maintain excellent
performance. The digital output data is presented in either
straight binary or twos complement format.
Rev. A
Information furnished by Analog Devices is believed to be accurate and reliable.
However, no responsibility is assumed by Analog Devices for its use, nor for any
infringements of patents or other rights of third parties that may result from its use.
Specifications subject to change without notice. No license is granted by implication
or otherwise under any patent or patent rights of Analog Devices. Trademarks and
registered trademarks are the property of their respective owners.
3G, radio point-to-point, LMDS, MMDS
Fabricated on an advanced CMOS process, the AD9216 is avail-
able in a space saving, Pb-free, 64-lead LFCSP (9 mm × 9 mm) and
is specified over the industrial temperature range (−40°C to
+85°C).
PRODUCT HIGHLIGHTS
1. Pin compatible with AD9238, dual 12-bit 20 MSPS/40 MSPS/
2. 105 MSPS capability allows for demanding, high frequency
3. Low power consumption: AD9216–105: 105 MSPS = 300 mW.
4. The patented SHA input maintains excellent performance for
5. Typical channel crosstalk of < −80 dB at f
6. The clock duty cycle stabilizer maintains performance over a
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781.329.4700
Fax: 781.461.3113
REFB_B
REFB_A
REFT_B
REFT_A
VIN+_B
VIN–_B
VIN+_A
VIN–_A
SENSE
65 MSPS ADC and AD9248, dual 14-bit 20 MSPS/40 MSPS/
65 MSPS ADC.
applications.
input frequencies up to 200 MHz and can be configured for
single-ended or differential operation.
wide range of clock duty cycles.
AGND
VREF
AD9216
FUNCTIONAL BLOCK DIAGRAM
SHA
SHA
0.5V
10-Bit, 65/80/105 MSPS
© 2005 Analog Devices, Inc. All rights reserved.
Dual A/D Converter
DRVDD DRGND
ADC
ADC
AVDD
Figure 1.
10
10
AGND
DUTY CYCLE
STABILIZER
BUFFERS
BUFFERS
CONTROL
OUTPUT
OUTPUT
CLOCK
MODE
MUX/
MUX/
IN
10
10
up to 70 MHz.
www.analog.com
AD9216
MUX_SELECT
CLK_A
CLK_B
DCS
SHARED_REF
PWDN_A
DFS
PWDN_B
D9_B–D0_B
D9_A–D0_A
OEB_A
OEB_B

Related parts for AD9216BCPZ-105

AD9216BCPZ-105 Summary of contents

Page 1

FEATURES Integrated dual 10-bit ADC Single 3 V supply operation SNR = 57.6 dBc (to Nyquist, AD9216-105) SFDR = 74 dBc (to Nyquist, AD9216-105) Low power: 150 mW/ch at 105 MSPS Differential input with 300 MHz 3 dB bandwidth Exceptional ...

Page 2

AD9216 TABLE OF CONTENTS DC Specifications ............................................................................. 3 AC Specifications.............................................................................. 4 Logic Specifications.......................................................................... 5 Switching Specifications .................................................................. 6 Timing Diagram ............................................................................... 7 Absolute Maximum Ratings............................................................ 8 Explanation of Test Levels ........................................................... 8 ESD Caution.................................................................................. 8 Pin Configuration and Function Descriptions............................. ...

Page 3

... V 3.0 25°C I -2.6 ±0.2 +2.6 -2.6 25°C I -0.4 ±0.1 +0.4 -0.4 25°C I -1.6 ±0.1 +1.6 -1.6 Rev Page AD9216 AD9216BCPZ-105 Typ Max Min Typ Max 10 Guaranteed Guaranteed ±0.3 +1.9 −2.2 ±0.3 +2.2 ±0.4 +1.6 −1.6 ±0.4 +1.6 ±0.4 +1.0 −1.0 ±0.5 +1.0 ± ...

Page 4

... V 78.5 25°C V 71.0 25°C V 70.0 25°C V 300 25°C V −80.0 Rev Page −0.5 dBFS differential input, 1.0 V internal reference, AD9216BCPZ-80 AD9216BCPZ-105 Min Typ Max Min Typ 58.5 58.0 55.9 58.1 54.8 57.6 56.4 58.5 56.4 57.6 58.0 57.4 57.5 57.3 58 ...

Page 5

... V internal reference, IN AD9216BCPZ-65 AD9216BCPZ-80 Min Typ Max Min 2.0 2.0 0.8 −10 +10 −10 −10 +10 −10 2 2.45 2.45 0.05 Rev Page AD9216 AD9216BCPZ-105 Typ Max Min Typ Max 2.0 0.8 0.8 +10 −10 +10 +10 −10 + 2.45 0.05 0.05 Unit V V µ ...

Page 6

... 15.4 VI 4.6 VI 4.6 I 4.5 6.4 I 2.0 V 1 1 parameters. Rev Page AD9216BCPZ-80 AD9216BCPZ-105 Min Typ Max Min Typ Max 80 105 10 10 12.5 9.5 4.4 3.8 4.4 3.8 4.5 6.4 4.5 6.4 2.0 2.0 1.0 1.0 1.0 1 1.5 1.5 0.5 ...

Page 7

TIMING DIAGRAM N–1 ANALOG INPUT CLK DATA N–8 OUT N+1 N N+2 N N+4 N–7 N–6 N–5 N–4 N–3 Figure 2. Rev Page N+8 N+7 N+6 N+5 N–2 N– ...

Page 8

AD9216 ABSOLUTE MAXIMUM RATINGS Table 5. Parameter ELECTRICAL AVDD DRVDD AGND AVDD Digital Outputs CLK_A, CLK_B, DCS, DFS, MUX_SELECT, OEB_A, OEB_B, SHARED_REF, PDWN_A, PDWN_B VIN−_A, VIN+_A, VIN−_B, VIN+_B REFT_A, REFB_A,VREF, REFT_B, REFB_B, SENSE 1 ENVIRONMENTAL Operating Temperature Junction Temperature Lead ...

Page 9

PIN CONFIGURATION AND FUNCTION DESCRIPTIONS VIN+_A VIN–_A REFT_A REFB_A SENSE REFB_B REFT_B VIN–_B VIN+_B DNC = DO NOT CONNECT Table 7. Pin Function Descriptions Pin No. Mnemonic Description 13, 16 AGND Analog Ground. 2 VIN+_A Analog Input ...

Page 10

AD9216 Pin No. Mnemonic Description 46 to 51, D0_A (LSB) to Channel A Data Output Bits D9_A (MSB) 59 OEB_A Output Enable for Channel A. Logic 0 enables Data Bus A. Logic 1 sets outputs to High-Z. ...

Page 11

TERMINOLOGY Analog Bandwidth The analog input frequency at which the spectral power of the fundamental frequency (as determined by the FFT analysis) is reduced by 3 dB. Aperture Delay The delay between the 50% point of the rising edge of ...

Page 12

AD9216 Noise (for Any Range within the ADC) This value includes both thermal and quantization noise. − ⎛ FS SNR ⎜ ⎜ = × × dBm .001 10 noise ⎝ where the input impedance. FS ...

Page 13

TYPICAL PERFORMANCE CHARACTERISTICS AVDD = 3.0 V, DRVDD = 2 25° –20 –40 –60 –80 –100 –120 FREQUENCY (MHz) Figure 4. FFT 105 MSPS 10.3 MHz at ...

Page 14

AD9216 100 SNR 60 SINAD CLOCK FREQUENCY (MHz) Figure 10. SNR, SINAD, H2, H3, SFDR vs. Sample Clock Frequency MHz at −0.5 dBFS (−105 Grade) IN 100 90 ...

Page 15

SFDR dBFS 60 SFDR dBc 50 40 65dB REF. LINE 30 SNR –60 –50 –40 –30 –20 INPUT LEVEL (dBFS) Figure 16. SFDR vs. Analog Input Level MHz ...

Page 16

AD9216 100 TWO-TONE SFDR dBFS 60 TWO-TONE SFDR dBc 70dB REF LINE –60 –50 –40 –30 TWO-TONE ANALOG INPUT LEVEL (dBFS) Figure 22. Two-Tone IMD Performance vs. Input Drive Level (100.1 ...

Page 17

SFDR SNR SINAD 55 –40 – TEMPERATURE (°C) Figure 28. SNR, SINAD, SFDR vs. Temperature, (−105 Grade MHz at −0.5 dBFS, 105 MSPS , External Reference Mode IN 80 ...

Page 18

AD9216 2.0 1.5 1.0 0.5 0 –0.5 –1.0 –1.5 –2.0 0 200 400 600 CODE Figure 34. Typical DNL Plot 10.3 MHz at −0.5 dBFS, 105 MSPS IN (−105 Grade) 2.0 1.5 1.0 0.5 0 –0.5 –1.0 –1.5 ...

Page 19

EQUIVALENT CIRCUITS AVDD VIN+_A, VIN–_A, VIN+_B, VIN–_B Figure 37. Equivalent Analog Input AVDD CLK_A, CLK_B DCS, DFS, MUX_SELECT, SHARED_REF Figure 38. Equivalent Clock, Digital Inputs Circuit PDWN Figure 39. Power-Down Input DRVDD Figure 40. Digital Outputs Rev Page ...

Page 20

AD9216 THEORY OF OPERATION The AD9216 consists of two high performance ADCs that are based on the AD9215 converter core. The dual ADC paths are independent, except for a shared internal band gap reference source, VREF. Each of the ADC ...

Page 21

For example p-p signal may be applied to VIN+, while reference is applied to VIN−. The AD9216 then accepts an input signal varying between 2 V and the single-ended configuration, distortion ...

Page 22

AD9216 CLOCK INPUT AND CONSIDERATIONS Typical high speed ADCs use both clock edges to generate a variety of internal timing signals and result, may be sensitive to clock duty cycle. Commonly tolerance is required on the ...

Page 23

OUTPUT CODING Table 8. Code (VIN+) − (VIN−) Offset Binary 1023 > +0.998 V 11 1111 1111 1023 +0.998 V 11 1111 1111 1022 +0.996 V 11 1111 1110 • • • • • • 513 +0.002 V 10 0000 ...

Page 24

AD9216 VOLTAGE REFERENCE A stable and accurate 0.5 V voltage reference is built into the AD9216. The input range can be adjusted by varying the reference voltage applied to the AD9216, using either the inter- nal reference with different external ...

Page 25

External Reference Operation The use of an external reference may be necessary to enhance the gain accuracy of the ADC or to improve the thermal drift characteristics. When multiple ADCs track one another, a single reference (internal or external) may ...

Page 26

AD9216 DUAL ADC LFCSP PCB The PCB requires a low jitter clock source, analog sources, and power supplies. The PCB interfaces directly with ADI’s standard dual-channel data capture board (HSC-ADC-EVAL- DC), which together with ADI’s ADC Analyzer™ software allows for ...

Page 27

LFCSP EVALUATION BOARD BILL OF MATERIALS (BOM) Table 12. Dual CSP PCB Rev. B No. Quan. Reference Designator C2, C5, C7, C9, C10, C22, C36 3 44 C4, C6, C8, C11 to C15, C20, ...

Page 28

AD9216 LFCSP PCB SCHEMATICS ENCA D7A D7_A 49 D8A D8_A 50 D9A D9_A 51 DRVDD2 52 DRGND2 53 D10A D10_A 54 D11A D11_A 55 D12A D12_A 56 D13A D13_A 57 OTRA OTR_A 58 OEB_A 59 PWDN_A 60 MUX_SEL 61 SH_REF ...

Page 29

Figure 52. PCB Schematic ( Rev Page AD9216 ...

Page 30

AD9216 ENCA ENCB Figure 53. PCB Schematic ( Rev Page ...

Page 31

LFCSP PCB LAYERS Figure 54. PCB Top-Side Silkscreen Rev Page AD9216 ...

Page 32

AD9216 Figure 55. PCB Top-Side Copper Routing Rev Page ...

Page 33

Figure 56. PCB Ground Layer Rev Page AD9216 ...

Page 34

AD9216 Figure 57. PCB Split Power Plane Rev Page ...

Page 35

Figure 58. PCB Bottom-Side Copper Routing Rev Page AD9216 ...

Page 36

AD9216 Figure 59. PCB Bottom-Side Silkscreen Rev Page ...

Page 37

THERMAL CONSIDERATIONS The AD9216 LFCSP package has an integrated heat slug that improves the thermal and electrical properties of the package when locally attached to a ground plane at the PCB. A thermal (filled) via array to a ground plane ...

Page 38

... Lead Frame Chip Scale Package (LFCSP-VQ) 64-Lead Lead Frame Chip Scale Package (LFCSP-VQ) 64-Lead Lead Frame Chip Scale Package (LFCSP-VQ) 64-Lead Lead Frame Chip Scale Package (LFCSP-VQ) Evaluation Board with AD9216BCPZ-80 Evaluation Board with AD9216BCPZ-105 Rev Page 0.30 0.25 0.60 MAX ...

Page 39

NOTES Rev Page AD9216 ...

Page 40

AD9216 NOTES © 2005 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D04775–0–6/05(A) Rev Page ...

Related keywords