CY62128ELL-45ZXAT Cypress Semiconductor Corp, CY62128ELL-45ZXAT Datasheet - Page 7

CY62128ELL-45ZXAT

CY62128ELL-45ZXAT

Manufacturer Part Number
CY62128ELL-45ZXAT
Description
CY62128ELL-45ZXAT
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY62128ELL-45ZXAT

Format - Memory
RAM
Memory Type
SRAM
Memory Size
1M (128K x 8)
Speed
45ns
Interface
Parallel
Voltage - Supply
4.5 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Package / Case
32-TSOP I
Density
1Mb
Access Time (max)
45ns
Sync/async
Asynchronous
Architecture
Not Required
Clock Freq (max)
Not RequiredMHz
Operating Supply Voltage (typ)
5V
Address Bus
17b
Package Type
TSOP-I
Operating Temp Range
-40C to 85C
Number Of Ports
1
Supply Current
16mA
Operating Supply Voltage (min)
4.5V
Operating Supply Voltage (max)
5.5V
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
32
Word Size
8b
Number Of Words
128K
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Switching Waveforms
Notes:
Document #: 38-05485 Rev. *H
16. The device is continuously selected. OE, CE
17. WE is HIGH for read cycle.
18. Address valid before or similar to CE
19. CE is the logical combination of CE
20. The internal Write time of the memory is defined by the overlap of WE, CE = V
21. Data I/O is high impedance if OE = V
22. If CE
23. During this period, the I/Os are in output state and input signals must not be applied.
DATA OUT
CURRENT
ADDRESS
DATA OUT
terminate a write by going INACTIVE. The data input setup and hold timing must be referenced to the edge of the signal that terminates the write.
ADDRESS
ADDRESS
SUPPLY
DATA I/O
1
V
goes HIGH or CE
CE
OE
CC
WE
OE
CE
NOTE 23
2
goes LOW simultaneously with WE HIGH, the output remains in high impedance state.
PREVIOUS DATA VALID
HIGH IMPEDANCE
t
PU
1
1
Figure 1. Read Cycle 1 (Address Transition Controlled)
and CE
IH
t
LZCE
transition LOW and CE
t
.
SA
Figure 3. Write Cycle No. 1 (WE Controlled)
t
HZOE
Figure 2. Read Cycle No. 2 (OE Controlled)
t
t
1
2
ACE
LZOE
. When CE
= V
t
IL
OHA
50%
t
, CE
DOE
2
1
= V
is LOW and CE
IH
t
2
AA
.
t
transition HIGH.
AW
t
t
SCE
RC
2
t
WC
is HIGH, CE is LOW; when CE
IL
. All signals must be ACTIVE to initiate a write and any of these signals can
t
RC
RC
t
t
PWE
DATA VALID
SD
DATA VALID
[19, 20, 21, 22]
[17, 18
1
is HIGH or CE
,
19
[16, 17]
]
DATA VALID
t
t
HZOE
HA
t
HD
2
is LOW, CE is HIGH.
t
HZCE
CY62128E MoBL
t
PD
50%
IMPEDANCE
HIGH
Page 7 of 14
I
I
CC
SB
®
[+] Feedback

Related parts for CY62128ELL-45ZXAT