CY7C68034-56LTXC Cypress Semiconductor Corp, CY7C68034-56LTXC Datasheet - Page 10

no-image

CY7C68034-56LTXC

Manufacturer Part Number
CY7C68034-56LTXC
Description
CY7C68034-56LTXC
Manufacturer
Cypress Semiconductor Corp
Series
CY7Cr
Datasheets

Specifications of CY7C68034-56LTXC

Controller Type
USB 2.0 NAND Flash Controller
Interface
USB
Voltage - Supply
3 V ~ 3.6 V
Current - Supply
43mA
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
56-VQFN Exposed Pad, 56-HVQFN, 56-SQFN, 56-DHVQFN
Operating Temperature (max)
70C
Operating Temperature (min)
0C
Mounting
Surface Mount
Operating Temperature Classification
Commercial
Processor Series
CY7C68xx
Core
8051
Development Tools By Supplier
CY3684
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
CY3686 - DEV KIT USB 2.0 PER OLE
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C68034-56LTXC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
135
Table 5. Reset Timing Values
Wakeup Pins
The 8051 puts itself and the rest of the chip into a power down
mode by setting PCON.0 = 1. This stops the oscillator and PLL.
When WAKEUP is asserted by external logic, the oscillator
restarts, after the PLL stabilizes, and then the 8051 receives a
wakeup interrupt. This applies whether or not NX2LP-Flex is
connected to the USB.
The NX2LP-Flex exits the power down (USB suspend) state
using one of the following methods:
The second wakeup pin, WU2, can also be configured as a GPIO
pin. This enables a simple external R-C network to be used as a
periodic wakeup source. Note that WAKEUP is, by default, active
LOW.
Program/Data RAM
Internal ROM/RAM Size
The NX2LP-Flex has 1 kBytes ROM and 15 kBytes of internal
program/data RAM, where PSEN#/RD# signals are internally
ORed to enable the 8051 to access it as both program and data
memory. No USB control registers appear in this space.
Internal Code Memory
This mode implements the internal block of RAM (starting at
0x0500) as combined code and data memory, as shown in
Figure
Only the internal and scratch pad RAM spaces have the following
access:
Document Number: 001-04247 Rev. *H
Power-on reset with crystal
Power-on reset with external
clock source
Powered reset
USB bus activity (if D+/D– lines are left floating, noise on these
lines may indicate activity to the NX2LP-Flex and initiate a
wakeup).
External logic asserts the WAKEUP pin
External logic asserts the PA3/WU2 pin.
USB download (only supported by the Cypress manufacturing
tool)
Setup data pointer
NAND boot access.
6.
Condition
200 μs + Clock stability time
T
200 μs
5 ms
RESET
Figure 6. Internal Code Memory
Register Addresses
Figure 7. Internal Register Addresses
F000
EFFF
FFFF
E800
E7FF
E7C0
E740
E700
E6FF
E4FF
E47F
E400
E1FF
E7BF
E780
E77F
E73F
E500
E480
E3FF
E200
E000
*SUDPTR, USB download, NAND boot access
FFFF
E200
E1FF
E000
3FFF
0500
0000
128 bytes GPIF Waveforms
8051 Addressable Registers
CY7C68033, CY7C68034
64 Bytes EP0 IN/OUT
2 KBytes RESERVED
64 Bytes RESERVED
Reserved (512)
512 Bytes RAM Data
4 KBytes EP2-EP8
64 Bytes EP1OUT
64 Bytes EP1IN
Reserved (128)
8051 xdata RAM
15 kBytes RAM
Code and Data
USB registers
(PSEN#, RD#,
and 4 kBytes
(RD#, WR#)*
512 bytes
FIFO buffers
(RD#, WR#)
1 kbyte ROM
(8 x 512)
7.5 kBytes
buffers
(512)
WR#)*
Page 10 of 38
[+] Feedback

Related parts for CY7C68034-56LTXC