KSZ8893MQL Micrel Inc, KSZ8893MQL Datasheet - Page 43

IC,Telecom Switching Circuit,CMOS,QFP,128PIN,PLASTIC

KSZ8893MQL

Manufacturer Part Number
KSZ8893MQL
Description
IC,Telecom Switching Circuit,CMOS,QFP,128PIN,PLASTIC
Manufacturer
Micrel Inc
Datasheets

Specifications of KSZ8893MQL

Controller Type
Ethernet Switch Controller
Interface
MII, RMII, SNI
Voltage - Supply
3.1 V ~ 3.5 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
128-MQFP, 128-PQFP
Number Of Primary Switch Ports
3
Internal Memory Buffer Size
32
Operating Supply Voltage (typ)
3.3V
Fiber Support
Yes
Integrated Led Drivers
Yes
Power Supply Type
Analog/Digital
Package Type
PQFP
Data Rate (typ)
10/100Mbps
Vlan Support
Yes
Operating Temperature (max)
70C
Operating Temperature (min)
0C
Pin Count
128
Mounting
Surface Mount
Jtag Support
No
Operating Supply Voltage (max)
3.5V
Operating Supply Voltage (min)
3.1V
Operating Temperature Classification
Commercial
Data Rate
100Mbps
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
576-1603 - EVAL KIT EXPERIMENTAL KSZ8893MQL
Current - Supply
-
Lead Free Status / RoHS Status
Compliant, Lead free / RoHS Compliant
Other names
576-1477-5

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
KSZ8893MQL
Manufacturer:
Kendin
Quantity:
2 640
Part Number:
KSZ8893MQL
Manufacturer:
Micrel
Quantity:
947
Part Number:
KSZ8893MQL
Manufacturer:
Micrel Inc
Quantity:
10 000
Part Number:
KSZ8893MQL AM
Manufacturer:
Micrel
Quantity:
854
Part Number:
KSZ8893MQL AM
Manufacturer:
Micrel Inc
Quantity:
10 000
Part Number:
KSZ8893MQL AM TR
Manufacturer:
Micrel Inc
Quantity:
10 000
Part Number:
KSZ8893MQLI
Manufacturer:
SJK
Quantity:
12 000
Part Number:
KSZ8893MQLI
Manufacturer:
MICREL
Quantity:
15
Part Number:
KSZ8893MQLI
Manufacturer:
Micrel Inc
Quantity:
10 000
Part Number:
KSZ8893MQLI
0
Serial Management Interface (SMI)
The SMI is the KSZ8893MQL/MBL non-standard MIIM interface that provides access to all KSZ8893MQL/MBL
configuration registers. This interface allows an external device to completely monitor and control the states of the
KSZ8893MQL/MBL.
The SMI interface consists of the following:
The following table depicts the SMI frame format.
SMI register read access is selected when OP Code is set to “00” and bit 4 of the PHY address is set to ‘1’. SMI
register write access is selected when OP Code is set to “00” and bit 4 of the PHY address is set to ‘0’. PHY
address bit[3] is undefined for SMI register access, and hence can be set to either ‘0’ or ‘1’ in read/write
operations.
To access the KSZ8893MQL/MBL registers 0-141 (0x00 – 0x8D), the following applies:
SMI register access is the same as the MIIM register access, except for the register access requirements
presented in this section.
Repeater Mode
The KSZ8893MQL/MBL supports repeater mode in 100BASE-TX Half Duplex mode. In repeater mode, all ingress
packets are broadcast to the other two ports. MAC address checking and learning are disabled.
Repeater mode is enabled by setting register 6 bit[7] to ‘1’. Prior to setting this bit, all three ports need to be
configured to 100BASE-TX Half Duplex mode. Additionally, both PHY ports need to have auto-negotiation
disabled.
The latency between the two PHY ports is 270 ns (minimum) and 310 ns (maximum). The 40 ns difference is one
clock skew (one 25 MHz clock period) between reception and transmission. Latency is defined as the time from
the first bit of the Destination Address (DA) entering the ingress port to the first bit of the DA exiting the egress
port.
December 2007
Read
Write
PHYAD[2:0] and REGAD[4:0] are concatenated to form the 8-bit address;
that is, {PHYAD[2:0], REGAD[4:0]} = bits [7:0] of the 8-bit address.
Registers are 8 data bits wide.
A physical connection that incorporates the data line (MDIO) and the clock line (MDC).
A specific protocol that operates across the aforementioned physical connection that allows an external
controller to communicate with the KSZ8893MQL/MBL device.
Access to all KSZ8893MQL/MBL configuration registers. Register access includes the Global, Port and
Advanced Control Registers 0-141 (0x00 – 0x8D), and indirect access to the standard MIIM registers
[0:5] and custom MIIM registers [29, 31].
For read operation, data bits [15:8] are read back as 0’s.
For write operation, data bits [15:8] are not defined, and hence can be set to either ‘0’ or ‘1’.
Preamble
32 1’s
32 1’s
Start of
Frame
01
01
Table 8. Serial Management Interface (SMI) Frame Format
Read/Write
OP Code
00
00
PHY
Address
Bits [4:0]
1xRRR
0xRRR
43
REG
Address
Bits [4:0]
RRRRR
RRRRR
TA
10
Z0
xxxx_xxxx_DDDD_DDDD
Data
Bits [15:0]
0000_0000_DDDD_DDDD
M9999-121007-1.5
Idle
Z
Z

Related parts for KSZ8893MQL