AD9862BSTRL Analog Devices Inc, AD9862BSTRL Datasheet - Page 27

IC FRONT-END MIXED-SGNL 128-LQFP

AD9862BSTRL

Manufacturer Part Number
AD9862BSTRL
Description
IC FRONT-END MIXED-SGNL 128-LQFP
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD9862BSTRL

Rohs Status
RoHS non-compliant
Rf Type
LMDS, MMDS
Features
12-bit ADC(s), 14-bit DAC(s)
Package / Case
128-LQFP
Tx Path (Normal Operation)
The DAC update rate, the Tx input data rate, and the rate of
CLKOUT2 (clock used to latch Tx input data) are the parameters
of interest for the transmit path data. These parameters, in addition
to the output signal bandwidth, are related to CLKIN by the settings
of the ADC Div2, the DLL multiplier, the CLKOUT2 Div, the
two edges, and the interpolation registers.
The Tx data is timed relative to the CLKOUT2 pin (unless it is
retimed relative to CLKOUT1 by setting Tx Retime register) and
the input Tx data is latched on either each rising edge, each
falling edge or both edges (controlled through the Inverse Sample
and two edges registers). The timing diagrams for these cases
are shown in Figure 12.
The Dual Tx data is multiplexed onto a single bus so that fewer
digital bits are necessary to transfer data. Throughout this discus-
sion of Tx path timing, Tx digital processing options other than
interpolation are ignored because they do not change data timing;
Tx data timing reflects whether single or dual channel data is
latched into the AD9860/AD9862.
The rates of CLKOUT2 (and the input data rate) are related
to CLKIN by the DLL Multiplier Register, the setting of the
CLKOUT2 Divide Factor Register and the register ADC Div2.
These relationships are shown in Table II.
REV. 0
CLKIN
DLL MULTIPLIER:
REG D24 B3, 4
CLOCK PATH
DATA PATH
1 , 2 , 4
DLL
Figure 13. Alternative Operation Timing Block Diagram
ADC DIV2:
REG D24 B5
1 , 1/2
1 , 1/2
CLKSEL
DIV
DIV
DAC
ADC
CLKOUT2 DIV FACTOR:
REG 25 B6, 7
1 , 1/2 , 1/4
DIV
NO DECIMATION,
–27–
DECIMATE:
REG D6 B0
NO INTERP, 2, 4
INTERPOLATION:
REG D19 B0, 1
CLK DIV2
No Div
Div by 2
NO INVERSION, INVERT
INV1: REG D25 B1
Table II. CLKOUT2 Timing Relative to CLKIN
for Normal Operation Mode
2
INV
MUX OUT: REG D5 B0
Rx RETIME: REG D5 B3
2 DATA PATHS: REG D19 B4
Q/I ORDER: REG D18 B5
Tx RETIME: REG D18 B6
DLL
Mult
1
2
4
1
2
4
NO INVERSION, INVERT
DATA MUX
LATCH
DATA LATCH
AND
INV2: REG D25 B5
DEMUX
AND
INV
CLKOUT2
Div Factor
1
2
4
1
2
4
1
2
4
1
2
4
1
2
4
1
2
4
AD9860/AD9862
Rx DATA
[0:23]
CLKOUT1
CLKOUT2
Tx DATA
[0:13]
CLKOUT2
CLKIN
CLKIN/2
CLKIN/4
2 CLKIN
CLKIN
CLKIN/2
4 CLKIN
2 CLKIN
CLKIN
CLKIN/2
CLKIN/4
CLKIN/8
CLKIN
CLKIN/2
CLKIN/4
2 CLKIN
CLKIN
CLKIN/2

Related parts for AD9862BSTRL