CS4222-KS Cirrus Logic Inc, CS4222-KS Datasheet - Page 23

no-image

CS4222-KS

Manufacturer Part Number
CS4222-KS
Description
Audio CODECs IC 20-Bit Stereo Codec w/Vol Cntrl
Manufacturer
Cirrus Logic Inc
Datasheets

Specifications of CS4222-KS

Number Of Adc Inputs
2
Number Of Dac Outputs
2
Conversion Rate
48 KSPs
Interface Type
Serial (I2C, SPI)
Resolution
20 bit
Maximum Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
Package / Case
SSOP-28
Minimum Operating Temperature
- 10 C
Number Of Channels
2 ADC, 2 DAC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS4222-KS
Quantity:
6
Part Number:
CS4222-KS*
Manufacturer:
JRC
Quantity:
1 000
Part Number:
CS4222-KSZ
Manufacturer:
CIRRUS
Quantity:
20 000
Control Port Signals
SCL/CCLK - Serial Control Interface Clock, Pin 10.
AD0/CS - Address Bit/Control Port Chip Select, Pin 12.
SDA/CDIN - Serial Control Data In, Pin 11.
Miscellaneous Pins
RST - Reset, Pin 27.
NC - No Connect, Pins 1, 14, 15 and 28
PARAMETER DEFINITIONS
Dynamic Range
Total Harmonic Distortion + Noise
DS236PP3
SCL/CCLK is the serial control interface clock and is used to clock control bits into and out of
the CS4222 This pin should be tied to DGND in stand-alone mode.
In I
interface on the CS4222. The CS4222 will enter SPI mode if a negative transition is ever seen
on this pin after power up. This pin should be tied to DGND in stand-alone mode.
SDA/CDIN is the input data line for the control port interface. This pin should be tied to
DGND in stand-alone mode.
When low, the CS4222 enters a low power mode and all internal states are reset, including the
control port. When high, the control port becomes operational and normal operation will occur.
These pins are not connected internally and should be tied to DGND to minimize noise
coupling.
The ratio of the full scale rms value of the signal to the rms sum of all other spectral
components over the specified bandwidth. Dynamic range is a signal-to-noise measurement
over the specified bandwidth made with a -60dBFS signal. 60dB is then added to the resulting
measurement to refer the measurement to full scale. This technique ensures that the distortion
components are below the noise level and do not affect the measurement. This measurement
technique has been accepted by the Audio Engineering Society, AES17-1991, and the Electronic
Industries Association of Japan, EIAJ CP-307.
The ratio of the rms value of the signal to the rms sum of all other spectral components over
the specified bandwidth (typically 20Hz to 20kHz), including distortion components. Expressed
in decibels. ADCs are measured at -1 dBFS as suggested in AES17-1991 Annex A and DACs
are measured at 0 dBFS.
2
C® mode, AD0 is a chip address bit. In SPI mode, CS is used to enable the control port
CS4222
23

Related parts for CS4222-KS