CY28551LFXC Silicon Laboratories Inc, CY28551LFXC Datasheet - Page 8

no-image

CY28551LFXC

Manufacturer Part Number
CY28551LFXC
Description
Clock Generators & Support Products Universal System Clk Intel AMD SiS Via
Manufacturer
Silicon Laboratories Inc
Datasheet

Specifications of CY28551LFXC

Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY28551LFXC
Manufacturer:
CY
Quantity:
114
Part Number:
CY28551LFXC
Manufacturer:
TEMIC
Quantity:
51
Part Number:
CY28551LFXC
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Company:
Part Number:
CY28551LFXC
Quantity:
22
Part Number:
CY28551LFXC-3
Manufacturer:
CY
Quantity:
45
Part Number:
CY28551LFXC-3
Manufacturer:
CYPRESS/PBF
Quantity:
25
Part Number:
CY28551LFXCT
Quantity:
1 335
Part Number:
CY28551LFXCT
Manufacturer:
SPECTRALINEAR/PBF
Quantity:
6 000
Rev 1.1, Faburary 1, 2008
Byte 5: Control Register 5
Byte 6: Control Register 6
Byte 7: Vendor ID
Bit
Bit
Bit
1
7
6
5
4
3
2
7
6
5
4
3
2
1
0
7
6
5
4
3
2
0
@Pup
@Pup
@Pup
HW
HW
HW
HW
HW
HW
0
0
1
0
1
0
0
0
0
0
0
0
0
0
0
1
Type
Type
Type
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R
R
R
R
R
R
R
R
R
R
R
Revision Code Bit 3 Revision Code Bit 3
Revision Code Bit 2 Revision Code Bit 2
Revision Code Bit 1 Revision Code Bit 1
Revision Code Bit 0 Revision Code Bit 0
SATA_SS_OFF
POWERGOOD
Vendor ID Bit 3
Vendor ID Bit 2
PCIE_SS_OFF
FIX_LINK_PCI
CPU_SS_OFF
SW_RESET
PCIE_SS0
SEL24_48
CPU_SS1
CPU_SS0
Reserved
Reserved
Name
Name
Name
FSD
FSC
FSB
FSA
Software Reset.
When set, the device asserts a reset signal on SRESET# upon completion
of the block/word/byte write that set it. After asserting and deasserting the
SRESET# this bit will self clear (set to 0).
Reserved
LINK and PCI clock source selection
0 = PLL2(SRCPLL), 1 = PLL (SATAPLL)
FSD Reflects the value of the FSD pin sampled on power up. 0 = FSD was
low during VTT_PWRGD# assertion.
FSC Reflects the value of the FSC pin sampled on power up. 0 = FSC was
low during VTT_PWRGD# assertion.
FSB Reflects the value of the FSB pin sampled on power up. 0 = FSB was
LOW during VTT_PWRGD# assertion
FSA Reflects the value of the FSA pin sampled on power up. 0 = FSA was
LOW during VTT_PWRGD# assertion
Power Status bit:
0 = Internal power or Internal resets are NOT valid
1 = Internal power and Internal resets are valid
Read only Bit 7 sets to 0 when Bit 7 = 0
Vendor ID Bit 3
Vendor ID Bit 2
CPU (PLL1) Spread Spectrum Selection
00: –0.5% (peak to peak)
01: ±0.25% (peak to peak)
10: –1.0% (peak to peak)
11: ±0.5% (peak to peak)
PLL1 (CPUPLL) Spread Spectrum Enable
0 = Spread off, 1 = Spread on
PLL2 (PCIEPLL) Spread Spectrum Selection
0: –0.5% (peak to peak)
0: –1.0% (peak to peak)
PLL2 (PCIEPLL) Spread Spectrum Enable
0 = SRC spread off, 1 = SRC spread on
PLL3 (SATAPLL) Spread Spectrum Enable
0 = Spread off, 1 = Spread on
24M/48 MHz output selection
0 = 48 MHz, 1 = 24 MHz
Reserved
Description
Description
Description
CY28551
Page 8 of 29

Related parts for CY28551LFXC