XC2C128-7CPG132C Xilinx Inc, XC2C128-7CPG132C Datasheet - Page 10

CPLD CoolRunner™-II Family 3K Gates 128 Macro Cells 152MHz 0.18um (CMOS) Technology 1.8V 132-Pin CSBGA

XC2C128-7CPG132C

Manufacturer Part Number
XC2C128-7CPG132C
Description
CPLD CoolRunner™-II Family 3K Gates 128 Macro Cells 152MHz 0.18um (CMOS) Technology 1.8V 132-Pin CSBGA
Manufacturer
Xilinx Inc
Series
CoolRunner IIr
Datasheets

Specifications of XC2C128-7CPG132C

Package
132CSBGA
Family Name
CoolRunner™-II
Device System Gates
3000
Number Of Macro Cells
128
Maximum Propagation Delay Time
7.5 ns
Number Of User I/os
100
Number Of Logic Blocks/elements
8
Typical Operating Supply Voltage
1.8 V
Maximum Operating Frequency
152 MHz
Number Of Product Terms Per Macro
40
Operating Temperature
0 to 70 °C
Programmable Type
In System Programmable
Delay Time Tpd(1) Max
7.0ns
Voltage Supply - Internal
1.7 V ~ 1.9 V
Number Of Logic Elements/blocks
8
Number Of Macrocells
128
Number Of Gates
3000
Number Of I /o
100
Mounting Type
Surface Mount
Package / Case
132-CSBGA
Features
JTAG
Voltage
1.8V
Memory Type
CMOS
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Logic Elements/cells
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
122-1396

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC2C128-7CPG132C
Manufacturer:
XILINX
Quantity:
210
Part Number:
XC2C128-7CPG132C
Manufacturer:
TOREX
Quantity:
13 425
Part Number:
XC2C128-7CPG132C
Manufacturer:
CHRONTEL
Quantity:
19 350
Part Number:
XC2C128-7CPG132C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC2C128-7CPG132C
Manufacturer:
XILINX
0
Part Number:
XC2C128-7CPG132C
Manufacturer:
XILINX
Quantity:
20 000
Company:
Part Number:
XC2C128-7CPG132C
Quantity:
524
Company:
Part Number:
XC2C128-7CPG132C
Quantity:
223
CoolRunner-II CPLD Family
Design Security
Designs can be secured during programming to prevent
either accidental overwriting or pattern theft via readback.
Four independent levels of security are provided on-chip,
10
Figure 10: CoolCLOCK Created by Cascading Clock Divider and DualEDGE Option
Figure 9: Macrocell Clock Chain with DualEDGE Option Shown
Synch Reset
CLK_CT
PTC
GCK2
CTC
PTC
GCK0
GCK1
GCK2
GCK0
GCK1
GCK2
www.xilinx.com
Clock
In
Synch Rst
eliminating any electrical or visual detection of configuration
patterns. These security bits can be reset only by erasing
the entire device. See
÷10
÷12
÷14
÷16
÷2
÷4
÷6
÷8
PTC
PTC
D/T
CE
CK
D/T
CE
CK
DS090_09_121201
FIF
Latch
DualEDGE
FIF
Latch
DualEDGE
WP170
Q
DS090 (v3.1) September 11, 2008
Q
for more detail.
Product Specification
R

Related parts for XC2C128-7CPG132C