XC3S250E-4VQG100I Xilinx Inc, XC3S250E-4VQG100I Datasheet - Page 122

FPGA Spartan®-3E Family 250K Gates 5508 Cells 572MHz 90nm (CMOS) Technology 1.2V 100-Pin VTQFP

XC3S250E-4VQG100I

Manufacturer Part Number
XC3S250E-4VQG100I
Description
FPGA Spartan®-3E Family 250K Gates 5508 Cells 572MHz 90nm (CMOS) Technology 1.2V 100-Pin VTQFP
Manufacturer
Xilinx Inc
Series
Spartan™-3Er
Datasheet

Specifications of XC3S250E-4VQG100I

Package
100VTQFP
Family Name
Spartan®-3E
Device Logic Cells
5508
Device Logic Units
612
Device System Gates
250000
Number Of Registers
4896
Maximum Internal Frequency
572 MHz
Typical Operating Supply Voltage
1.2 V
Maximum Number Of User I/os
66
Ram Bits
221184
Package / Case
100-TQFP, 100-VQFP
Mounting Type
Surface Mount
Voltage - Supply
1.1 V ~ 3.465 V
Operating Temperature
-40°C ~ 100°C
Number Of I /o
66
Number Of Logic Elements/cells
*
Number Of Gates
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC3S250E-4VQG100I
Manufacturer:
XILINX
Quantity:
1 200
Part Number:
XC3S250E-4VQG100I
Manufacturer:
XILINX
Quantity:
285
Part Number:
XC3S250E-4VQG100I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC3S250E-4VQG100I
Manufacturer:
XILINX
Quantity:
5 000
Part Number:
XC3S250E-4VQG100I
Manufacturer:
XILINX
0
Part Number:
XC3S250E-4VQG100I
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Part Number:
XC3S250E-4VQG100I
0
DC and Switching Characteristics
Single-Ended I/O Standards
Table 80: Recommended Operating Conditions for User I/Os Using Single-Ended Standards
122
Notes:
1.
2.
3.
4.
5.
6.
LVTTL
LVCMOS33
LVCMOS25
LVCMOS18
LVCMOS15
LVCMOS12
PCI33_3
PCI66_3
HSTL_I_18
HSTL_III_18
SSTL18_I
SSTL2_I
IOSTANDARD
Descriptions of the symbols used in this table are as follows:
V
V
V
V
The V
For device operation, the maximum signal voltage (V
There is approximately 100 mV of hysteresis on inputs using LVCMOS33 and LVCMOS25 I/O standards.
All Dedicated pins (PROG_B, DONE, TCK, TDI, TDO, and TMS) use the LVCMOS25 standard and draw power from the V
The Dual-Purpose configuration pins use the LVCMOS standard before the User mode. When using these pins as part of a standard 2.5V
configuration interface, apply 2.5V to the V
For information on PCI IP solutions, see
PCI-X IP is supported.
CCO
REF
IL
IH
Attribute
– the input voltage that indicates a Low logic level
– the input voltage that indicates a High logic level
– the reference voltage for setting the input switching threshold
– the supply voltage for output drivers
CCO
(6)
(6)
(4)
(4,5)
rails supply only output drivers, not input circuits.
Min (V)
1.65
3.0
3.0
2.3
1.4
1.1
3.0
3.0
1.7
1.7
1.7
2.3
V
CCO
Nom (V)
for Drivers
3.3
3.3
2.5
1.8
1.5
1.2
3.3
3.3
1.8
1.8
1.8
2.5
www.xilinx.com/pci.
CCO
lines of Banks 0, 1, and 2 at power-on as well as throughout configuration.
Max (V)
(2)
3.465
3.465
3.465
3.465
1.95
2.7
1.6
1.3
1.9
1.9
1.9
2.7
IH
max) may be as high as V
www.xilinx.com
The PCIX IOSTANDARD is available and has equivalent characteristics but no
Min (V)
0.833
1.15
0.8
-
V
these I/O standards
REF
Nom (V)
is not used for
0.900
V
1.25
0.9
1.1
REF
IN
max. See
Max (V)
0.969
1.35
1.1
-
Table
73.
V
V
0.3 • V
0.3 • V
V
V
REF
REF
DS312-3 (v3.8) August 26, 2009
Max (V)
REF
REF
V
0.8
0.8
0.7
0.4
0.4
0.4
- 0.125
- 0.125
IL
- 0.1
- 0.1
CCO
CCO
Product Specification
CCAUX
V
V
0.5 • V
0.5 • V
V
V
REF
REF
REF
REF
Min (V)
V
2.0
2.0
1.7
0.8
0.8
0.7
rail (2.5V).
+ 0.125
+ 0.125
IH
+ 0.1
+ 0.1
CCO
CCO
R

Related parts for XC3S250E-4VQG100I