XC3S700AN-4FG484C Xilinx Inc, XC3S700AN-4FG484C Datasheet - Page 48

no-image

XC3S700AN-4FG484C

Manufacturer Part Number
XC3S700AN-4FG484C
Description
FPGA Spartan®-3AN Family 700K Gates 13248 Cells 667MHz 90nm Technology 1.2V 484-Pin FBGA
Manufacturer
Xilinx Inc
Datasheet

Specifications of XC3S700AN-4FG484C

Package
484FBGA
Family Name
Spartan®-3AN
Device Logic Units
13248
Device System Gates
700000
Maximum Internal Frequency
667 MHz
Typical Operating Supply Voltage
1.2 V
Maximum Number Of User I/os
372
Ram Bits
368640

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC3S700AN-4FG484C
Manufacturer:
XilinxInc
Quantity:
3 000
Part Number:
XC3S700AN-4FG484C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC3S700AN-4FG484C
Manufacturer:
XILINX
0
Part Number:
XC3S700AN-4FG484C
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Company:
Part Number:
XC3S700AN-4FG484C
Quantity:
60
Company:
Part Number:
XC3S700AN-4FG484C
Quantity:
9
Table 34: CLB Distributed RAM Switching Characteristics
Table 35: CLB Shift Register Switching Characteristics
DS557 (v4.1) April 1, 2011
Product Specification
Notes:
1.
Notes:
1.
Clock-to-Output Times
Setup Times
Hold Times
Clock Pulse Width
Clock-to-Output Times
Setup Times
Hold Times
Clock Pulse Width
T
T
The numbers in this table are based on the operating conditions set forth in
The numbers in this table are based on the operating conditions set forth in
WPH
WPH
T
Symbol
Symbol
T
T
T
AH,
T
SHCKO
SRLDH
SRLDS
T
T
T
T
REG
WS
DS
AS
DH
, T
, T
T
WH
WPL
WPL
Time from the active edge at the CLK input to data appearing on
the distributed RAM output
Setup time of data at the BX or BY input before the active
transition at the CLK input of the distributed RAM
Setup time of the F/G address inputs before the active transition
at the CLK input of the distributed RAM
Setup time of the write enable input before the active transition at
the CLK input of the distributed RAM
Hold time of the BX and BY data inputs after the active transition
at the CLK input of the distributed RAM
Hold time of the F/G address inputs or the write enable input after
the active transition at the CLK input of the distributed RAM
Minimum High or Low pulse width at CLK input
Time from the active edge at the CLK input to data appearing on
the shift register output
Setup time of data at the BX or BY input before the active
transition at the CLK input of the shift register
Hold time of the BX or BY data input after the active transition at
the CLK input of the shift register
Minimum High or Low pulse width at CLK input
Description
Description
www.xilinx.com
Spartan-3AN FPGA Family: DC and Switching Characteristics
Table
Table
10.
10.
–0.07
0.18
0.30
0.13
0.01
0.88
0.13
0.16
0.90
Min
Min
-5
-5
Speed Grade
Speed Grade
Max
1.69
Max
4.11
–0.02
0.36
0.59
0.13
0.01
1.01
0.18
0.16
1.01
Min
Min
-4
-4
Max
Max
2.01
4.82
Units
Units
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
48

Related parts for XC3S700AN-4FG484C