ISD-ES521 Nuvoton Technology Corporation of America, ISD-ES521 Datasheet - Page 11

no-image

ISD-ES521

Manufacturer Part Number
ISD-ES521
Description
Manufacturer
Nuvoton Technology Corporation of America
Datasheet

Specifications of ISD-ES521

Lead Free Status / RoHS Status
Supplier Unconfirmed
On Board Clock Generation
The ES521 Evaluation System has a pair of jumper selectable oscillators. Please refer to the
datasheet for details of operating modes.
There are three clocks supplied to the 5216s:
MCLK – The main clock straight from the oscillator.
SCK – Bit clock used for I
WS – Word sync / Frame sync used by I
PCM mode uses the 13.824MHz oscillator to generate an 8 kHz signal commonly used in
telecom applications. The clock jumper (J9) must be set to the 13.824MHz setting and CODEC
jumper (J1) must be set to PCM. The clock generator allows short and long frame sync to be
selected.
Note: The frame sync setting is not part of the configuration registers and therefore applies to
both devices. It is not stored in the paths setup.
I
length setting. The CODEC jumper (J9) must be in the I
Running One or Two Devices
The Demo Board is set up to allow running either one of the two devices from the PC parallel
port, and the central bank of DIP switches allows decoupling of the I
the devices can be controlled independently.
The headers bring out the full I
device. In the normal mode with the DIP switches on, the devices are connected together
allowing the CODECs of both devices to communicate with each other, and the PC to control the
I
chip to be connected.
If the external CODEC is connected to the main 5216, the external CODEC will be in slave mode,
if connected to the secondary 5216, the clocks from the clock generator on the Demo Board can
be disconnected and the secondary 5216 run in slave mode.
2
2
S mode uses a 20.48MHz oscillator to generate the I
C bus of both devices. Disabling the CODEC DIP switches allows for example another CODEC
2
S or PCM data.
2
C and CODEC buses as well as the RAC and INT pin of each
2
S or PCM data.
11
2
S bit clock and there is only one word sync
2
S position
2
C and CODEC buses so that
Preliminary

Related parts for ISD-ES521