74LVC244APW-T NXP Semiconductors, 74LVC244APW-T Datasheet - Page 4

no-image

74LVC244APW-T

Manufacturer Part Number
74LVC244APW-T
Description
Buffer/Line Driver 8-CH Non-Inverting 3-ST CMOS 20-Pin TSSOP T/R
Manufacturer
NXP Semiconductors
Datasheet

Specifications of 74LVC244APW-T

Package
20TSSOP
Logic Family
LVC
Logic Function
Buffer/Line Driver
Number Of Outputs Per Chip
8
Output Type
3-State
Input Signal Type
Single-Ended
Maximum Propagation Delay Time @ Maximum Cl
2.8(Typ)@3.3V ns
Tolerant I/os
5 V
Typical Quiescent Current
0.1 uA
Polarity
Non-Inverting
NXP Semiconductors
5. Pinning information
Table 2.
74LVC_LVCH244A_6
Product data sheet
Symbol
1OE, 2OE
1A0, 1A1, 1A2, 1A3
2Y0, 2Y1, 2Y2, 2Y3
GND
2A0, 2A1, 2A2, 2A3
1Y0, 1Y1, 1Y2, 1Y3,
V
Fig 4.
CC
Pin configuration for SO20 and (T)SSOP20
GND
1OE
1A0
2Y0
1A1
2Y1
1A2
2Y2
1A3
2Y3
Pin description
10
1
2
3
4
5
6
7
8
9
5.1 Pinning
5.2 Pin description
Pin
1, 19
2, 4, 6, 8
3, 5, 7, 9
10
17, 15, 13, 11 data input
18, 16, 14, 12 data output
20
74LVCH244A
74LVC244A
001aad113
Description
output enable input (active low)
data input
data output
ground (0 V)
supply voltage
20
19
18
17
16
15
14
13
12
11
V
2OE
1Y0
2A0
1Y1
2A1
1Y2
2A2
1Y3
2A3
CC
Rev. 06 — 13 August 2009
74LVC244A; 74LVCH244A
Fig 5.
(1) The die substrate is attached to this pad using
conductive die attach material. It can not be used as a
supply pin or input.
Pin configuration for DHVQFN20 and
DHXQFN20U
index area
terminal 1
1A0
2Y0
1A1
2Y1
1A2
2Y2
1A3
2Y3
Transparent top view
2
3
4
5
6
7
8
9
Octal buffer/line driver; 3-state
74LVCH244A
74LVC244A
GND
(1)
19
18
17
16
15
14
13
12
001aad114
© NXP B.V. 2009. All rights reserved.
2OE
1Y0
2A0
1Y1
2A1
1Y2
2A2
1Y3
4 of 18

Related parts for 74LVC244APW-T