ICS8305AGI IDT, Integrated Device Technology Inc, ICS8305AGI Datasheet - Page 7

no-image

ICS8305AGI

Manufacturer Part Number
ICS8305AGI
Description
Manufacturer
IDT, Integrated Device Technology Inc
Type
Clock Driverr
Datasheet

Specifications of ICS8305AGI

Number Of Clock Inputs
2
Output Frequency
350MHz
Output Logic Level
LVCMOS/LVTTL
Operating Supply Voltage (min)
3.135V
Operating Supply Voltage (typ)
3.3V
Operating Supply Voltage (max)
3.465V
Package Type
TSSOP
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
16
Lead Free Status / RoHS Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ICS8305AGILF
Manufacturer:
IDT
Quantity:
537
Part Number:
ICS8305AGILFT
Manufacturer:
IDT
Quantity:
20 000
Company:
Part Number:
ICS8305AGILFT
Quantity:
5 000
The spectral purity in a band at a specific offset from the funda-
mental compared to the power of the fundamental is called the
dBc Phase Noise. This value is normally expressed using a
Phase noise plot and is most often the specified plot in many
applications. Phase noise is defined as the ratio of the noise
power present in a 1Hz band at a specified offset from the fun-
damental frequency to the power value of the fundamental. This
ratio is expressed in decibels (dBm) or a ratio of the power in
As with most timing specifications, phase noise measurements
have issues. The primary issue relates to the limitations of the
equipment. Often the noise floor of the equipment is higher than
the noise floor of the device. This is illustrated above. The de-
8305AGI
-100
-110
-120
-130
-140
-150
-160
-170
-180
-190
-10
-20
-30
-40
-50
-60
-70
-80
-90
0
100
1k
10k
O
A
FFSET
DDITIVE
F
LVCMOS-
www.idt.com
ROM
L
P
OW
100k
C
HASE
7
ARRIER
the 1Hz band to the power in the fundamental. When the re-
quired offset is specified, the phase noise is called a dBc value,
which simply means dBm at a specified offset from the funda-
mental. By investigating jitter in the frequency domain, we get a
better understanding of its effects on the desired application over
the entire time record of the signal. It is mathematically possible
to calculate an expected bit error rate given a phase noise plot.
vice meets the noise floor of what is shown, but can actually be
lower. The phase noise is dependant on the input source and
measurement equipment.
S
KEW
J
F
TO
ITTER
REQUENCY
, 1-
-LVCMOS/LVTTL F
TO
1M
-4, M
(H
Phase Jitter
Z
)
Input/Output Additive
ULTIPLEXED
10M
= 0.04ps typical
at 155.52MHz
ANOUT
ICS8305I
D
IFFERENTIAL
REV. B JULY 29, 2010
100M
B
UFFER
/

Related parts for ICS8305AGI