ICS8737AG-11 IDT, Integrated Device Technology Inc, ICS8737AG-11 Datasheet - Page 8

no-image

ICS8737AG-11

Manufacturer Part Number
ICS8737AG-11
Description
Manufacturer
IDT, Integrated Device Technology Inc
Type
Clock Dividerr
Datasheet

Specifications of ICS8737AG-11

Number Of Clock Inputs
2
Mode Of Operation
Differential
Output Frequency
650MHz
Output Logic Level
LVPECL
Operating Supply Voltage (min)
3.135V
Operating Supply Voltage (typ)
3.3V
Operating Supply Voltage (max)
3.465V
Package Type
TSSOP
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
20
Lead Free Status / RoHS Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ICS8737AG-11LF
Manufacturer:
IDT
Quantity:
309
Company:
Part Number:
ICS8737AG-11LFT
Quantity:
421
Company:
Part Number:
ICS8737AG-11LFT
Quantity:
421
W
Figure 2 shows how the differential input can be wired to accept single ended levels. The reference voltage V_REF ~ V
generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of
R1 and R2 might need to be adjusted to position the V_REF in the center of the input voltage swing. For example, if the input clock
swing is only 2.5V and V
T
The clock layout topology shown below is a typical termina-
tion for LVPECL outputs. The two different layouts mentioned
are recommended only as guidelines.
FOUT and nFOUT are low impedance follower outputs that gen-
erate ECL/LVPECL compatible outputs. Therefore, terminating
resistors (DC current path to ground) or current sources must
be used for functionality. These outputs are designed to drive
8737AG-11
RTT =
ERMINATION FOR
IRING THE
((V
F
FOUT
OH
IGURE
+ V
D
OL
3A. LVPECL O
IFFERENTIAL
) / (V
1
LVPECL O
CC
Z
Z
– 2)) – 2
CC
o
o
= 50
= 50
= 3.3V, V_REF should be 1.25V and R2/R1 = 0.609.
I
F
Z
NPUT TO
o
IGURE
50
UTPUT
UTPUTS
2. S
T
A
RTT
ERMINATION
A
CLK_IN
50
PPLICATION
INGLE
CCEPT
0.1uF
V
C1
CC
FIN
E
- 2V
D
NDED
S
IFFERENTIAL
INGLE
www.idt.com
S
IGNAL
R1
1K
V_REF
R2
1K
E
8
I
NDED
50 transmission lines. Matched impedance techniques should
be used to maximize operating frequency and minimize signal
distortion. Figures 3A and 3B show two different layouts which
are recommended only as guidelines. Other suitable clock lay-
outs may exist and it would be recommended that the board
designers simulate to guarantee compatibility across all printed
circuit and clock component process variations.
NFORMATION
D
V
RIVING
CC
+
-
-
L
FOUT
TO
EVELS
F
- 3.3V LVPECL C
D
IGURE
IFFERENTIAL
3B. LVPECL O
Z
Z
o
o
= 50
= 50
I
NPUT
125
84
UTPUT
L
ICS8737-11
OW
3.3V
LOCK
125
84
T
S
ERMINATION
KEW
REV. C AUGUST 9, 2010
G
FIN
ENERATOR
, 1/ 2
CC
/2 is

Related parts for ICS8737AG-11