ICS8533AGI-01 IDT, Integrated Device Technology Inc, ICS8533AGI-01 Datasheet - Page 6

no-image

ICS8533AGI-01

Manufacturer Part Number
ICS8533AGI-01
Description
Manufacturer
IDT, Integrated Device Technology Inc
Type
Clock Driverr
Datasheet

Specifications of ICS8533AGI-01

Number Of Clock Inputs
2
Mode Of Operation
Differential
Output Frequency
650MHz
Output Logic Level
LVPECL
Operating Supply Voltage (min)
3.135V
Operating Supply Voltage (typ)
3.3V
Operating Supply Voltage (max)
3.465V
Package Type
TSSOP
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
20
Lead Free Status / RoHS Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ICS8533AGI-01LF
Manufacturer:
IDT
Quantity:
1 000
Part Number:
ICS8533AGI-01LF
Manufacturer:
IDT
Quantity:
300
Part Number:
ICS8533AGI-01LFT
Manufacturer:
SAMSUNG
Quantity:
40 000
8533AGI-01
The spectral purity in a band at a specific offset from the fun-
damental compared to the power of the fundamental is called
the dBc Phase Noise. This value is normally expressed using
a Phase noise plot and is most often the specified plot in many
applications. Phase noise is defined as the ratio of the noise
power present in a 1Hz band at a specified offset from the
fundamental frequency to the power value of the fundamental.
This ratio is expressed in decibels (dBm) or a ratio of the power
As with most timing specifications, phase noise measurements
have issues. The primary issue relates to the limitations of the
equipment. Often the noise floor of the equipment is higher
than the noise floor of the device. This is illustrated above. The
-100
-110
-120
-130
-140
-150
- 160
-170
-180
- 190
-10
-20
-30
-40
-50
-60
-70
-80
-90
0
1k
10k
A
O
DDITIVE
FFSET
100k
F
D
ROM
IFFERENTIAL
P
C
HASE
6
ARRIER
in the 1Hz band to the power in the fundamental. When the
required offset is specified, the phase noise is called a dBc
value, which simply means dBm at a specified offset from the
fundamental. By investigating jitter in the frequency domain,
we get a better understanding of its effects on the desired ap-
plication over the entire time record of the signal. It is math-
ematically possible to calculate an expected bit error rate given
a phase noise plot.
device meets the noise floor of what is shown, but can actually
be lower. The phase noise is dependent on the input source
and measurement equipment.
J
F
ITTER
REQUENCY
-
TO
1M
-3.3V LVPECL F
(H
Z
)
Phase Jitter
Input/Output Additive
ICS8533I-01
10M
L
= 0.060ps (typical)
OW
REV. A FEBRUARY 24, 2009
ANOUT
at 156.25MHz
S
KEW
, 1-
B
UFFER
TO
100M
-4

Related parts for ICS8533AGI-01