ICS85104AGI IDT, Integrated Device Technology Inc, ICS85104AGI Datasheet - Page 6

no-image

ICS85104AGI

Manufacturer Part Number
ICS85104AGI
Description
Manufacturer
IDT, Integrated Device Technology Inc
Type
Clock Driverr
Datasheet

Specifications of ICS85104AGI

Number Of Clock Inputs
2
Output Frequency
500MHz
Output Logic Level
HCSL
Operating Supply Voltage (min)
2.97V
Operating Supply Voltage (typ)
3.3V
Operating Supply Voltage (max)
3.63V
Package Type
TSSOP
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
20
Lead Free Status / RoHS Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ICS85104AGILF
Manufacturer:
IDT
Quantity:
186
Part Number:
ICS85104AGILF
Manufacturer:
IDT
Quantity:
8 000
Part Number:
ICS85104AGILFT
Manufacturer:
IDT
Quantity:
20 000
IDT
The spectral purity in a band at a specific offset from the
fundamental compared to the power of the fundamental is called
the dBc Phase Noise. This value is normally expressed using a
Phase noise plot and is most often the specified plot in many
applications. Phase noise is defined as the ratio of the noise power
present in a 1Hz band at a specified offset from the fundamental
frequency to the power value of the fundamental. This ratio is
expressed in decibels (dBm) or a ratio of the power in the 1Hz
As with most timing specifications, phase noise measurements
has issues relating to the limitations of the equipment. Often the
noise floor of the equipment is higher than the noise floor of the
ICS85104I
LOW SKEW, 1-TO-4, DIFFERENTIAL/LVCMOS-TO-0.7V HCSL FANOUT BUFFER
/ ICS
0.7V HCSL FANOUT BUFFER
A
DDITIVE
O
FFSET
F
ROM
P
HASE
6
C
band to the power in the fundamental. When the required offset
is specified, the phase noise is called a dBc value, which simply
means dBm at a specified offset from the fundamental. By
investigating jitter in the frequency domain, we get a better
understanding of its effects on the desired application over the
entire time record of the signal. It is mathematically possible to
calculate an expected bit error rate given a phase noise plot.
device. This is illustrated above. The device meets the noise floor
of what is shown, but can actually be lower. The phase noise is
dependent on the input source and measurement equipment.
ARRIER
J
ITTER
F
REQUENCY
Integration Range: 12kHz - 20MHz at
(H
Z
)
ICS85104AGI REV. A FEBRUARY 25, 2009
100MHz = 0.22ps (typical)
Additive Phase Jitter,

Related parts for ICS85104AGI